prm7xx.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * DRA7xx PRM instance offset macros
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Generated by code originally written by:
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRM7XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRM7XX_H
  23. #include "prcm-common.h"
  24. #include "prm44xx_54xx.h"
  25. #include "prm.h"
  26. #define DRA7XX_PRM_BASE 0x4ae06000
  27. #define DRA7XX_PRM_REGADDR(inst, reg) \
  28. OMAP2_L4_IO_ADDRESS(DRA7XX_PRM_BASE + (inst) + (reg))
  29. /* PRM instances */
  30. #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000
  31. #define DRA7XX_PRM_CKGEN_INST 0x0100
  32. #define DRA7XX_PRM_MPU_INST 0x0300
  33. #define DRA7XX_PRM_DSP1_INST 0x0400
  34. #define DRA7XX_PRM_IPU_INST 0x0500
  35. #define DRA7XX_PRM_COREAON_INST 0x0628
  36. #define DRA7XX_PRM_CORE_INST 0x0700
  37. #define DRA7XX_PRM_IVA_INST 0x0f00
  38. #define DRA7XX_PRM_CAM_INST 0x1000
  39. #define DRA7XX_PRM_DSS_INST 0x1100
  40. #define DRA7XX_PRM_GPU_INST 0x1200
  41. #define DRA7XX_PRM_L3INIT_INST 0x1300
  42. #define DRA7XX_PRM_L4PER_INST 0x1400
  43. #define DRA7XX_PRM_CUSTEFUSE_INST 0x1600
  44. #define DRA7XX_PRM_WKUPAON_INST 0x1724
  45. #define DRA7XX_PRM_WKUPAON_CM_INST 0x1800
  46. #define DRA7XX_PRM_EMU_INST 0x1900
  47. #define DRA7XX_PRM_EMU_CM_INST 0x1a00
  48. #define DRA7XX_PRM_DSP2_INST 0x1b00
  49. #define DRA7XX_PRM_EVE1_INST 0x1b40
  50. #define DRA7XX_PRM_EVE2_INST 0x1b80
  51. #define DRA7XX_PRM_EVE3_INST 0x1bc0
  52. #define DRA7XX_PRM_EVE4_INST 0x1c00
  53. #define DRA7XX_PRM_RTC_INST 0x1c60
  54. #define DRA7XX_PRM_VPE_INST 0x1c80
  55. #define DRA7XX_PRM_DEVICE_INST 0x1d00
  56. #define DRA7XX_PRM_INSTR_INST 0x1f00
  57. /* PRM clockdomain register offsets (from instance start) */
  58. #define DRA7XX_PRM_WKUPAON_CM_WKUPAON_CDOFFS 0x0000
  59. #define DRA7XX_PRM_EMU_CM_EMU_CDOFFS 0x0000
  60. /* PRM */
  61. /* PRM.OCP_SOCKET_PRM register offsets */
  62. #define DRA7XX_REVISION_PRM_OFFSET 0x0000
  63. #define DRA7XX_PRM_IRQSTATUS_MPU_OFFSET 0x0010
  64. #define DRA7XX_PRM_IRQSTATUS_MPU_2_OFFSET 0x0014
  65. #define DRA7XX_PRM_IRQENABLE_MPU_OFFSET 0x0018
  66. #define DRA7XX_PRM_IRQENABLE_MPU_2_OFFSET 0x001c
  67. #define DRA7XX_PRM_IRQSTATUS_IPU2_OFFSET 0x0020
  68. #define DRA7XX_PRM_IRQENABLE_IPU2_OFFSET 0x0028
  69. #define DRA7XX_PRM_IRQSTATUS_DSP1_OFFSET 0x0030
  70. #define DRA7XX_PRM_IRQENABLE_DSP1_OFFSET 0x0038
  71. #define DRA7XX_CM_PRM_PROFILING_CLKCTRL_OFFSET 0x0040
  72. #define DRA7XX_CM_PRM_PROFILING_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_OCP_SOCKET_INST, 0x0040)
  73. #define DRA7XX_PRM_IRQENABLE_DSP2_OFFSET 0x0044
  74. #define DRA7XX_PRM_IRQENABLE_EVE1_OFFSET 0x0048
  75. #define DRA7XX_PRM_IRQENABLE_EVE2_OFFSET 0x004c
  76. #define DRA7XX_PRM_IRQENABLE_EVE3_OFFSET 0x0050
  77. #define DRA7XX_PRM_IRQENABLE_EVE4_OFFSET 0x0054
  78. #define DRA7XX_PRM_IRQENABLE_IPU1_OFFSET 0x0058
  79. #define DRA7XX_PRM_IRQSTATUS_DSP2_OFFSET 0x005c
  80. #define DRA7XX_PRM_IRQSTATUS_EVE1_OFFSET 0x0060
  81. #define DRA7XX_PRM_IRQSTATUS_EVE2_OFFSET 0x0064
  82. #define DRA7XX_PRM_IRQSTATUS_EVE3_OFFSET 0x0068
  83. #define DRA7XX_PRM_IRQSTATUS_EVE4_OFFSET 0x006c
  84. #define DRA7XX_PRM_IRQSTATUS_IPU1_OFFSET 0x0070
  85. #define DRA7XX_PRM_DEBUG_CFG1_OFFSET 0x00e4
  86. #define DRA7XX_PRM_DEBUG_CFG2_OFFSET 0x00e8
  87. #define DRA7XX_PRM_DEBUG_CFG3_OFFSET 0x00ec
  88. #define DRA7XX_PRM_DEBUG_OUT_OFFSET 0x00f4
  89. /* PRM.CKGEN_PRM register offsets */
  90. #define DRA7XX_CM_CLKSEL_SYSCLK1_OFFSET 0x0000
  91. #define DRA7XX_CM_CLKSEL_SYSCLK1 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0000)
  92. #define DRA7XX_CM_CLKSEL_WKUPAON_OFFSET 0x0008
  93. #define DRA7XX_CM_CLKSEL_WKUPAON DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0008)
  94. #define DRA7XX_CM_CLKSEL_ABE_PLL_REF_OFFSET 0x000c
  95. #define DRA7XX_CM_CLKSEL_ABE_PLL_REF DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x000c)
  96. #define DRA7XX_CM_CLKSEL_SYS_OFFSET 0x0010
  97. #define DRA7XX_CM_CLKSEL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0010)
  98. #define DRA7XX_CM_CLKSEL_ABE_PLL_BYPAS_OFFSET 0x0014
  99. #define DRA7XX_CM_CLKSEL_ABE_PLL_BYPAS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0014)
  100. #define DRA7XX_CM_CLKSEL_ABE_PLL_SYS_OFFSET 0x0018
  101. #define DRA7XX_CM_CLKSEL_ABE_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0018)
  102. #define DRA7XX_CM_CLKSEL_ABE_24M_OFFSET 0x001c
  103. #define DRA7XX_CM_CLKSEL_ABE_24M DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x001c)
  104. #define DRA7XX_CM_CLKSEL_ABE_SYS_OFFSET 0x0020
  105. #define DRA7XX_CM_CLKSEL_ABE_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0020)
  106. #define DRA7XX_CM_CLKSEL_HDMI_MCASP_AUX_OFFSET 0x0024
  107. #define DRA7XX_CM_CLKSEL_HDMI_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0024)
  108. #define DRA7XX_CM_CLKSEL_HDMI_TIMER_OFFSET 0x0028
  109. #define DRA7XX_CM_CLKSEL_HDMI_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0028)
  110. #define DRA7XX_CM_CLKSEL_MCASP_SYS_OFFSET 0x002c
  111. #define DRA7XX_CM_CLKSEL_MCASP_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x002c)
  112. #define DRA7XX_CM_CLKSEL_MLBP_MCASP_OFFSET 0x0030
  113. #define DRA7XX_CM_CLKSEL_MLBP_MCASP DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0030)
  114. #define DRA7XX_CM_CLKSEL_MLB_MCASP_OFFSET 0x0034
  115. #define DRA7XX_CM_CLKSEL_MLB_MCASP DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0034)
  116. #define DRA7XX_CM_CLKSEL_PER_ABE_X1_GFCLK_MCASP_AUX_OFFSET 0x0038
  117. #define DRA7XX_CM_CLKSEL_PER_ABE_X1_GFCLK_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0038)
  118. #define DRA7XX_CM_CLKSEL_SYS_CLK1_32K_OFFSET 0x0040
  119. #define DRA7XX_CM_CLKSEL_SYS_CLK1_32K DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0040)
  120. #define DRA7XX_CM_CLKSEL_TIMER_SYS_OFFSET 0x0044
  121. #define DRA7XX_CM_CLKSEL_TIMER_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0044)
  122. #define DRA7XX_CM_CLKSEL_VIDEO1_MCASP_AUX_OFFSET 0x0048
  123. #define DRA7XX_CM_CLKSEL_VIDEO1_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0048)
  124. #define DRA7XX_CM_CLKSEL_VIDEO1_TIMER_OFFSET 0x004c
  125. #define DRA7XX_CM_CLKSEL_VIDEO1_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x004c)
  126. #define DRA7XX_CM_CLKSEL_VIDEO2_MCASP_AUX_OFFSET 0x0050
  127. #define DRA7XX_CM_CLKSEL_VIDEO2_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0050)
  128. #define DRA7XX_CM_CLKSEL_VIDEO2_TIMER_OFFSET 0x0054
  129. #define DRA7XX_CM_CLKSEL_VIDEO2_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0054)
  130. #define DRA7XX_CM_CLKSEL_CLKOUTMUX0_OFFSET 0x0058
  131. #define DRA7XX_CM_CLKSEL_CLKOUTMUX0 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0058)
  132. #define DRA7XX_CM_CLKSEL_CLKOUTMUX1_OFFSET 0x005c
  133. #define DRA7XX_CM_CLKSEL_CLKOUTMUX1 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x005c)
  134. #define DRA7XX_CM_CLKSEL_CLKOUTMUX2_OFFSET 0x0060
  135. #define DRA7XX_CM_CLKSEL_CLKOUTMUX2 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0060)
  136. #define DRA7XX_CM_CLKSEL_HDMI_PLL_SYS_OFFSET 0x0064
  137. #define DRA7XX_CM_CLKSEL_HDMI_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0064)
  138. #define DRA7XX_CM_CLKSEL_VIDEO1_PLL_SYS_OFFSET 0x0068
  139. #define DRA7XX_CM_CLKSEL_VIDEO1_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0068)
  140. #define DRA7XX_CM_CLKSEL_VIDEO2_PLL_SYS_OFFSET 0x006c
  141. #define DRA7XX_CM_CLKSEL_VIDEO2_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x006c)
  142. #define DRA7XX_CM_CLKSEL_ABE_CLK_DIV_OFFSET 0x0070
  143. #define DRA7XX_CM_CLKSEL_ABE_CLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0070)
  144. #define DRA7XX_CM_CLKSEL_ABE_GICLK_DIV_OFFSET 0x0074
  145. #define DRA7XX_CM_CLKSEL_ABE_GICLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0074)
  146. #define DRA7XX_CM_CLKSEL_AESS_FCLK_DIV_OFFSET 0x0078
  147. #define DRA7XX_CM_CLKSEL_AESS_FCLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0078)
  148. #define DRA7XX_CM_CLKSEL_EVE_CLK_OFFSET 0x0080
  149. #define DRA7XX_CM_CLKSEL_EVE_CLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0080)
  150. #define DRA7XX_CM_CLKSEL_USB_OTG_CLK_CLKOUTMUX_OFFSET 0x0084
  151. #define DRA7XX_CM_CLKSEL_USB_OTG_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0084)
  152. #define DRA7XX_CM_CLKSEL_CORE_DPLL_OUT_CLK_CLKOUTMUX_OFFSET 0x0088
  153. #define DRA7XX_CM_CLKSEL_CORE_DPLL_OUT_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0088)
  154. #define DRA7XX_CM_CLKSEL_DSP_GFCLK_CLKOUTMUX_OFFSET 0x008c
  155. #define DRA7XX_CM_CLKSEL_DSP_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x008c)
  156. #define DRA7XX_CM_CLKSEL_EMIF_PHY_GCLK_CLKOUTMUX_OFFSET 0x0090
  157. #define DRA7XX_CM_CLKSEL_EMIF_PHY_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0090)
  158. #define DRA7XX_CM_CLKSEL_EMU_CLK_CLKOUTMUX_OFFSET 0x0094
  159. #define DRA7XX_CM_CLKSEL_EMU_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0094)
  160. #define DRA7XX_CM_CLKSEL_FUNC_96M_AON_CLK_CLKOUTMUX_OFFSET 0x0098
  161. #define DRA7XX_CM_CLKSEL_FUNC_96M_AON_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0098)
  162. #define DRA7XX_CM_CLKSEL_GMAC_250M_CLK_CLKOUTMUX_OFFSET 0x009c
  163. #define DRA7XX_CM_CLKSEL_GMAC_250M_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x009c)
  164. #define DRA7XX_CM_CLKSEL_GPU_GCLK_CLKOUTMUX_OFFSET 0x00a0
  165. #define DRA7XX_CM_CLKSEL_GPU_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a0)
  166. #define DRA7XX_CM_CLKSEL_HDMI_CLK_CLKOUTMUX_OFFSET 0x00a4
  167. #define DRA7XX_CM_CLKSEL_HDMI_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a4)
  168. #define DRA7XX_CM_CLKSEL_IVA_GCLK_CLKOUTMUX_OFFSET 0x00a8
  169. #define DRA7XX_CM_CLKSEL_IVA_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a8)
  170. #define DRA7XX_CM_CLKSEL_L3INIT_480M_GFCLK_CLKOUTMUX_OFFSET 0x00ac
  171. #define DRA7XX_CM_CLKSEL_L3INIT_480M_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00ac)
  172. #define DRA7XX_CM_CLKSEL_MPU_GCLK_CLKOUTMUX_OFFSET 0x00b0
  173. #define DRA7XX_CM_CLKSEL_MPU_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b0)
  174. #define DRA7XX_CM_CLKSEL_PCIE1_CLK_CLKOUTMUX_OFFSET 0x00b4
  175. #define DRA7XX_CM_CLKSEL_PCIE1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b4)
  176. #define DRA7XX_CM_CLKSEL_PCIE2_CLK_CLKOUTMUX_OFFSET 0x00b8
  177. #define DRA7XX_CM_CLKSEL_PCIE2_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b8)
  178. #define DRA7XX_CM_CLKSEL_PER_ABE_X1_CLK_CLKOUTMUX_OFFSET 0x00bc
  179. #define DRA7XX_CM_CLKSEL_PER_ABE_X1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00bc)
  180. #define DRA7XX_CM_CLKSEL_SATA_CLK_CLKOUTMUX_OFFSET 0x00c0
  181. #define DRA7XX_CM_CLKSEL_SATA_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c0)
  182. #define DRA7XX_CM_CLKSEL_SECURE_32K_CLK_CLKOUTMUX_OFFSET 0x00c4
  183. #define DRA7XX_CM_CLKSEL_SECURE_32K_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c4)
  184. #define DRA7XX_CM_CLKSEL_SYS_CLK1_CLKOUTMUX_OFFSET 0x00c8
  185. #define DRA7XX_CM_CLKSEL_SYS_CLK1_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c8)
  186. #define DRA7XX_CM_CLKSEL_SYS_CLK2_CLKOUTMUX_OFFSET 0x00cc
  187. #define DRA7XX_CM_CLKSEL_SYS_CLK2_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00cc)
  188. #define DRA7XX_CM_CLKSEL_VIDEO1_CLK_CLKOUTMUX_OFFSET 0x00d0
  189. #define DRA7XX_CM_CLKSEL_VIDEO1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d0)
  190. #define DRA7XX_CM_CLKSEL_VIDEO2_CLK_CLKOUTMUX_OFFSET 0x00d4
  191. #define DRA7XX_CM_CLKSEL_VIDEO2_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d4)
  192. #define DRA7XX_CM_CLKSEL_ABE_LP_CLK_OFFSET 0x00d8
  193. #define DRA7XX_CM_CLKSEL_ABE_LP_CLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d8)
  194. #define DRA7XX_CM_CLKSEL_ADC_GFCLK_OFFSET 0x00dc
  195. #define DRA7XX_CM_CLKSEL_ADC_GFCLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00dc)
  196. #define DRA7XX_CM_CLKSEL_EVE_GFCLK_CLKOUTMUX_OFFSET 0x00e0
  197. #define DRA7XX_CM_CLKSEL_EVE_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00e0)
  198. /* PRM.MPU_PRM register offsets */
  199. #define DRA7XX_PM_MPU_PWRSTCTRL_OFFSET 0x0000
  200. #define DRA7XX_PM_MPU_PWRSTST_OFFSET 0x0004
  201. #define DRA7XX_RM_MPU_MPU_CONTEXT_OFFSET 0x0024
  202. /* PRM.DSP1_PRM register offsets */
  203. #define DRA7XX_PM_DSP1_PWRSTCTRL_OFFSET 0x0000
  204. #define DRA7XX_PM_DSP1_PWRSTST_OFFSET 0x0004
  205. #define DRA7XX_RM_DSP1_RSTCTRL_OFFSET 0x0010
  206. #define DRA7XX_RM_DSP1_RSTST_OFFSET 0x0014
  207. #define DRA7XX_RM_DSP1_DSP1_CONTEXT_OFFSET 0x0024
  208. /* PRM.IPU_PRM register offsets */
  209. #define DRA7XX_PM_IPU_PWRSTCTRL_OFFSET 0x0000
  210. #define DRA7XX_PM_IPU_PWRSTST_OFFSET 0x0004
  211. #define DRA7XX_RM_IPU1_RSTCTRL_OFFSET 0x0010
  212. #define DRA7XX_RM_IPU1_RSTST_OFFSET 0x0014
  213. #define DRA7XX_RM_IPU1_IPU1_CONTEXT_OFFSET 0x0024
  214. #define DRA7XX_PM_IPU_MCASP1_WKDEP_OFFSET 0x0050
  215. #define DRA7XX_RM_IPU_MCASP1_CONTEXT_OFFSET 0x0054
  216. #define DRA7XX_PM_IPU_TIMER5_WKDEP_OFFSET 0x0058
  217. #define DRA7XX_RM_IPU_TIMER5_CONTEXT_OFFSET 0x005c
  218. #define DRA7XX_PM_IPU_TIMER6_WKDEP_OFFSET 0x0060
  219. #define DRA7XX_RM_IPU_TIMER6_CONTEXT_OFFSET 0x0064
  220. #define DRA7XX_PM_IPU_TIMER7_WKDEP_OFFSET 0x0068
  221. #define DRA7XX_RM_IPU_TIMER7_CONTEXT_OFFSET 0x006c
  222. #define DRA7XX_PM_IPU_TIMER8_WKDEP_OFFSET 0x0070
  223. #define DRA7XX_RM_IPU_TIMER8_CONTEXT_OFFSET 0x0074
  224. #define DRA7XX_PM_IPU_I2C5_WKDEP_OFFSET 0x0078
  225. #define DRA7XX_RM_IPU_I2C5_CONTEXT_OFFSET 0x007c
  226. #define DRA7XX_PM_IPU_UART6_WKDEP_OFFSET 0x0080
  227. #define DRA7XX_RM_IPU_UART6_CONTEXT_OFFSET 0x0084
  228. /* PRM.COREAON_PRM register offsets */
  229. #define DRA7XX_PM_COREAON_SMARTREFLEX_MPU_WKDEP_OFFSET 0x0000
  230. #define DRA7XX_RM_COREAON_SMARTREFLEX_MPU_CONTEXT_OFFSET 0x0004
  231. #define DRA7XX_PM_COREAON_SMARTREFLEX_CORE_WKDEP_OFFSET 0x0010
  232. #define DRA7XX_RM_COREAON_SMARTREFLEX_CORE_CONTEXT_OFFSET 0x0014
  233. #define DRA7XX_PM_COREAON_SMARTREFLEX_GPU_WKDEP_OFFSET 0x0030
  234. #define DRA7XX_RM_COREAON_SMARTREFLEX_GPU_CONTEXT_OFFSET 0x0034
  235. #define DRA7XX_PM_COREAON_SMARTREFLEX_DSPEVE_WKDEP_OFFSET 0x0040
  236. #define DRA7XX_RM_COREAON_SMARTREFLEX_DSPEVE_CONTEXT_OFFSET 0x0044
  237. #define DRA7XX_PM_COREAON_SMARTREFLEX_IVAHD_WKDEP_OFFSET 0x0050
  238. #define DRA7XX_RM_COREAON_SMARTREFLEX_IVAHD_CONTEXT_OFFSET 0x0054
  239. #define DRA7XX_RM_COREAON_DUMMY_MODULE1_CONTEXT_OFFSET 0x0084
  240. #define DRA7XX_RM_COREAON_DUMMY_MODULE2_CONTEXT_OFFSET 0x0094
  241. #define DRA7XX_RM_COREAON_DUMMY_MODULE3_CONTEXT_OFFSET 0x00a4
  242. #define DRA7XX_RM_COREAON_DUMMY_MODULE4_CONTEXT_OFFSET 0x00b4
  243. /* PRM.CORE_PRM register offsets */
  244. #define DRA7XX_PM_CORE_PWRSTCTRL_OFFSET 0x0000
  245. #define DRA7XX_PM_CORE_PWRSTST_OFFSET 0x0004
  246. #define DRA7XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET 0x0024
  247. #define DRA7XX_RM_L3MAIN1_GPMC_CONTEXT_OFFSET 0x002c
  248. #define DRA7XX_RM_L3MAIN1_MMU_EDMA_CONTEXT_OFFSET 0x0034
  249. #define DRA7XX_PM_L3MAIN1_OCMC_RAM1_WKDEP_OFFSET 0x0050
  250. #define DRA7XX_RM_L3MAIN1_OCMC_RAM1_CONTEXT_OFFSET 0x0054
  251. #define DRA7XX_PM_L3MAIN1_OCMC_RAM2_WKDEP_OFFSET 0x0058
  252. #define DRA7XX_RM_L3MAIN1_OCMC_RAM2_CONTEXT_OFFSET 0x005c
  253. #define DRA7XX_PM_L3MAIN1_OCMC_RAM3_WKDEP_OFFSET 0x0060
  254. #define DRA7XX_RM_L3MAIN1_OCMC_RAM3_CONTEXT_OFFSET 0x0064
  255. #define DRA7XX_RM_L3MAIN1_OCMC_ROM_CONTEXT_OFFSET 0x006c
  256. #define DRA7XX_PM_L3MAIN1_TPCC_WKDEP_OFFSET 0x0070
  257. #define DRA7XX_RM_L3MAIN1_TPCC_CONTEXT_OFFSET 0x0074
  258. #define DRA7XX_PM_L3MAIN1_TPTC1_WKDEP_OFFSET 0x0078
  259. #define DRA7XX_RM_L3MAIN1_TPTC1_CONTEXT_OFFSET 0x007c
  260. #define DRA7XX_PM_L3MAIN1_TPTC2_WKDEP_OFFSET 0x0080
  261. #define DRA7XX_RM_L3MAIN1_TPTC2_CONTEXT_OFFSET 0x0084
  262. #define DRA7XX_RM_L3MAIN1_VCP1_CONTEXT_OFFSET 0x008c
  263. #define DRA7XX_RM_L3MAIN1_VCP2_CONTEXT_OFFSET 0x0094
  264. #define DRA7XX_RM_L3MAIN1_SPARE_CME_CONTEXT_OFFSET 0x009c
  265. #define DRA7XX_RM_L3MAIN1_SPARE_HDMI_CONTEXT_OFFSET 0x00a4
  266. #define DRA7XX_RM_L3MAIN1_SPARE_ICM_CONTEXT_OFFSET 0x00ac
  267. #define DRA7XX_RM_L3MAIN1_SPARE_IVA2_CONTEXT_OFFSET 0x00b4
  268. #define DRA7XX_RM_L3MAIN1_SPARE_SATA2_CONTEXT_OFFSET 0x00bc
  269. #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN4_CONTEXT_OFFSET 0x00c4
  270. #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN5_CONTEXT_OFFSET 0x00cc
  271. #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN6_CONTEXT_OFFSET 0x00d4
  272. #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL1_CONTEXT_OFFSET 0x00dc
  273. #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL2_CONTEXT_OFFSET 0x00f4
  274. #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL3_CONTEXT_OFFSET 0x00fc
  275. #define DRA7XX_RM_IPU2_RSTCTRL_OFFSET 0x0210
  276. #define DRA7XX_RM_IPU2_RSTST_OFFSET 0x0214
  277. #define DRA7XX_RM_IPU2_IPU2_CONTEXT_OFFSET 0x0224
  278. #define DRA7XX_RM_DMA_DMA_SYSTEM_CONTEXT_OFFSET 0x0324
  279. #define DRA7XX_RM_EMIF_DMM_CONTEXT_OFFSET 0x0424
  280. #define DRA7XX_RM_EMIF_EMIF_OCP_FW_CONTEXT_OFFSET 0x042c
  281. #define DRA7XX_RM_EMIF_EMIF1_CONTEXT_OFFSET 0x0434
  282. #define DRA7XX_RM_EMIF_EMIF2_CONTEXT_OFFSET 0x043c
  283. #define DRA7XX_RM_EMIF_EMIF_DLL_CONTEXT_OFFSET 0x0444
  284. #define DRA7XX_RM_ATL_ATL_CONTEXT_OFFSET 0x0524
  285. #define DRA7XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET 0x0624
  286. #define DRA7XX_RM_L4CFG_SPINLOCK_CONTEXT_OFFSET 0x062c
  287. #define DRA7XX_RM_L4CFG_MAILBOX1_CONTEXT_OFFSET 0x0634
  288. #define DRA7XX_RM_L4CFG_SAR_ROM_CONTEXT_OFFSET 0x063c
  289. #define DRA7XX_RM_L4CFG_OCP2SCP2_CONTEXT_OFFSET 0x0644
  290. #define DRA7XX_RM_L4CFG_MAILBOX2_CONTEXT_OFFSET 0x064c
  291. #define DRA7XX_RM_L4CFG_MAILBOX3_CONTEXT_OFFSET 0x0654
  292. #define DRA7XX_RM_L4CFG_MAILBOX4_CONTEXT_OFFSET 0x065c
  293. #define DRA7XX_RM_L4CFG_MAILBOX5_CONTEXT_OFFSET 0x0664
  294. #define DRA7XX_RM_L4CFG_MAILBOX6_CONTEXT_OFFSET 0x066c
  295. #define DRA7XX_RM_L4CFG_MAILBOX7_CONTEXT_OFFSET 0x0674
  296. #define DRA7XX_RM_L4CFG_MAILBOX8_CONTEXT_OFFSET 0x067c
  297. #define DRA7XX_RM_L4CFG_MAILBOX9_CONTEXT_OFFSET 0x0684
  298. #define DRA7XX_RM_L4CFG_MAILBOX10_CONTEXT_OFFSET 0x068c
  299. #define DRA7XX_RM_L4CFG_MAILBOX11_CONTEXT_OFFSET 0x0694
  300. #define DRA7XX_RM_L4CFG_MAILBOX12_CONTEXT_OFFSET 0x069c
  301. #define DRA7XX_RM_L4CFG_MAILBOX13_CONTEXT_OFFSET 0x06a4
  302. #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_RTC_CONTEXT_OFFSET 0x06ac
  303. #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CONTEXT_OFFSET 0x06b4
  304. #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_WKUP_CONTEXT_OFFSET 0x06bc
  305. #define DRA7XX_RM_L4CFG_IO_DELAY_BLOCK_CONTEXT_OFFSET 0x06c4
  306. #define DRA7XX_RM_L3INSTR_L3_MAIN_2_CONTEXT_OFFSET 0x0724
  307. #define DRA7XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET 0x072c
  308. #define DRA7XX_RM_L3INSTR_OCP_WP_NOC_CONTEXT_OFFSET 0x0744
  309. /* PRM.IVA_PRM register offsets */
  310. #define DRA7XX_PM_IVA_PWRSTCTRL_OFFSET 0x0000
  311. #define DRA7XX_PM_IVA_PWRSTST_OFFSET 0x0004
  312. #define DRA7XX_RM_IVA_RSTCTRL_OFFSET 0x0010
  313. #define DRA7XX_RM_IVA_RSTST_OFFSET 0x0014
  314. #define DRA7XX_RM_IVA_IVA_CONTEXT_OFFSET 0x0024
  315. #define DRA7XX_RM_IVA_SL2_CONTEXT_OFFSET 0x002c
  316. /* PRM.CAM_PRM register offsets */
  317. #define DRA7XX_PM_CAM_PWRSTCTRL_OFFSET 0x0000
  318. #define DRA7XX_PM_CAM_PWRSTST_OFFSET 0x0004
  319. #define DRA7XX_PM_CAM_VIP1_WKDEP_OFFSET 0x0020
  320. #define DRA7XX_RM_CAM_VIP1_CONTEXT_OFFSET 0x0024
  321. #define DRA7XX_PM_CAM_VIP2_WKDEP_OFFSET 0x0028
  322. #define DRA7XX_RM_CAM_VIP2_CONTEXT_OFFSET 0x002c
  323. #define DRA7XX_PM_CAM_VIP3_WKDEP_OFFSET 0x0030
  324. #define DRA7XX_RM_CAM_VIP3_CONTEXT_OFFSET 0x0034
  325. #define DRA7XX_RM_CAM_LVDSRX_CONTEXT_OFFSET 0x003c
  326. #define DRA7XX_RM_CAM_CSI1_CONTEXT_OFFSET 0x0044
  327. #define DRA7XX_RM_CAM_CSI2_CONTEXT_OFFSET 0x004c
  328. /* PRM.DSS_PRM register offsets */
  329. #define DRA7XX_PM_DSS_PWRSTCTRL_OFFSET 0x0000
  330. #define DRA7XX_PM_DSS_PWRSTST_OFFSET 0x0004
  331. #define DRA7XX_PM_DSS_DSS_WKDEP_OFFSET 0x0020
  332. #define DRA7XX_RM_DSS_DSS_CONTEXT_OFFSET 0x0024
  333. #define DRA7XX_PM_DSS_DSS2_WKDEP_OFFSET 0x0028
  334. #define DRA7XX_RM_DSS_BB2D_CONTEXT_OFFSET 0x0034
  335. #define DRA7XX_RM_DSS_SDVENC_CONTEXT_OFFSET 0x003c
  336. /* PRM.GPU_PRM register offsets */
  337. #define DRA7XX_PM_GPU_PWRSTCTRL_OFFSET 0x0000
  338. #define DRA7XX_PM_GPU_PWRSTST_OFFSET 0x0004
  339. #define DRA7XX_RM_GPU_GPU_CONTEXT_OFFSET 0x0024
  340. /* PRM.L3INIT_PRM register offsets */
  341. #define DRA7XX_PM_L3INIT_PWRSTCTRL_OFFSET 0x0000
  342. #define DRA7XX_PM_L3INIT_PWRSTST_OFFSET 0x0004
  343. #define DRA7XX_RM_L3INIT_PCIESS_RSTCTRL_OFFSET 0x0010
  344. #define DRA7XX_PM_L3INIT_MMC1_WKDEP_OFFSET 0x0028
  345. #define DRA7XX_RM_L3INIT_MMC1_CONTEXT_OFFSET 0x002c
  346. #define DRA7XX_PM_L3INIT_MMC2_WKDEP_OFFSET 0x0030
  347. #define DRA7XX_RM_L3INIT_MMC2_CONTEXT_OFFSET 0x0034
  348. #define DRA7XX_PM_L3INIT_USB_OTG_SS2_WKDEP_OFFSET 0x0040
  349. #define DRA7XX_RM_L3INIT_USB_OTG_SS2_CONTEXT_OFFSET 0x0044
  350. #define DRA7XX_PM_L3INIT_USB_OTG_SS3_WKDEP_OFFSET 0x0048
  351. #define DRA7XX_RM_L3INIT_USB_OTG_SS3_CONTEXT_OFFSET 0x004c
  352. #define DRA7XX_PM_L3INIT_USB_OTG_SS4_WKDEP_OFFSET 0x0050
  353. #define DRA7XX_RM_L3INIT_USB_OTG_SS4_CONTEXT_OFFSET 0x0054
  354. #define DRA7XX_RM_L3INIT_MLB_SS_CONTEXT_OFFSET 0x005c
  355. #define DRA7XX_RM_L3INIT_IEEE1500_2_OCP_CONTEXT_OFFSET 0x007c
  356. #define DRA7XX_PM_L3INIT_SATA_WKDEP_OFFSET 0x0088
  357. #define DRA7XX_RM_L3INIT_SATA_CONTEXT_OFFSET 0x008c
  358. #define DRA7XX_PM_L3INIT_PCIESS1_WKDEP_OFFSET 0x00b0
  359. #define DRA7XX_RM_L3INIT_PCIESS1_CONTEXT_OFFSET 0x00b4
  360. #define DRA7XX_PM_L3INIT_PCIESS2_WKDEP_OFFSET 0x00b8
  361. #define DRA7XX_RM_L3INIT_PCIESS2_CONTEXT_OFFSET 0x00bc
  362. #define DRA7XX_RM_GMAC_GMAC_CONTEXT_OFFSET 0x00d4
  363. #define DRA7XX_RM_L3INIT_OCP2SCP1_CONTEXT_OFFSET 0x00e4
  364. #define DRA7XX_RM_L3INIT_OCP2SCP3_CONTEXT_OFFSET 0x00ec
  365. #define DRA7XX_PM_L3INIT_USB_OTG_SS1_WKDEP_OFFSET 0x00f0
  366. #define DRA7XX_RM_L3INIT_USB_OTG_SS1_CONTEXT_OFFSET 0x00f4
  367. /* PRM.L4PER_PRM register offsets */
  368. #define DRA7XX_PM_L4PER_PWRSTCTRL_OFFSET 0x0000
  369. #define DRA7XX_PM_L4PER_PWRSTST_OFFSET 0x0004
  370. #define DRA7XX_RM_L4PER2_L4PER2_CONTEXT_OFFSET 0x000c
  371. #define DRA7XX_RM_L4PER3_L4PER3_CONTEXT_OFFSET 0x0014
  372. #define DRA7XX_RM_L4PER2_PRUSS1_CONTEXT_OFFSET 0x001c
  373. #define DRA7XX_RM_L4PER2_PRUSS2_CONTEXT_OFFSET 0x0024
  374. #define DRA7XX_PM_L4PER_TIMER10_WKDEP_OFFSET 0x0028
  375. #define DRA7XX_RM_L4PER_TIMER10_CONTEXT_OFFSET 0x002c
  376. #define DRA7XX_PM_L4PER_TIMER11_WKDEP_OFFSET 0x0030
  377. #define DRA7XX_RM_L4PER_TIMER11_CONTEXT_OFFSET 0x0034
  378. #define DRA7XX_PM_L4PER_TIMER2_WKDEP_OFFSET 0x0038
  379. #define DRA7XX_RM_L4PER_TIMER2_CONTEXT_OFFSET 0x003c
  380. #define DRA7XX_PM_L4PER_TIMER3_WKDEP_OFFSET 0x0040
  381. #define DRA7XX_RM_L4PER_TIMER3_CONTEXT_OFFSET 0x0044
  382. #define DRA7XX_PM_L4PER_TIMER4_WKDEP_OFFSET 0x0048
  383. #define DRA7XX_RM_L4PER_TIMER4_CONTEXT_OFFSET 0x004c
  384. #define DRA7XX_PM_L4PER_TIMER9_WKDEP_OFFSET 0x0050
  385. #define DRA7XX_RM_L4PER_TIMER9_CONTEXT_OFFSET 0x0054
  386. #define DRA7XX_RM_L4PER_ELM_CONTEXT_OFFSET 0x005c
  387. #define DRA7XX_PM_L4PER_GPIO2_WKDEP_OFFSET 0x0060
  388. #define DRA7XX_RM_L4PER_GPIO2_CONTEXT_OFFSET 0x0064
  389. #define DRA7XX_PM_L4PER_GPIO3_WKDEP_OFFSET 0x0068
  390. #define DRA7XX_RM_L4PER_GPIO3_CONTEXT_OFFSET 0x006c
  391. #define DRA7XX_PM_L4PER_GPIO4_WKDEP_OFFSET 0x0070
  392. #define DRA7XX_RM_L4PER_GPIO4_CONTEXT_OFFSET 0x0074
  393. #define DRA7XX_PM_L4PER_GPIO5_WKDEP_OFFSET 0x0078
  394. #define DRA7XX_RM_L4PER_GPIO5_CONTEXT_OFFSET 0x007c
  395. #define DRA7XX_PM_L4PER_GPIO6_WKDEP_OFFSET 0x0080
  396. #define DRA7XX_RM_L4PER_GPIO6_CONTEXT_OFFSET 0x0084
  397. #define DRA7XX_RM_L4PER_HDQ1W_CONTEXT_OFFSET 0x008c
  398. #define DRA7XX_RM_L4PER2_PWMSS2_CONTEXT_OFFSET 0x0094
  399. #define DRA7XX_RM_L4PER2_PWMSS3_CONTEXT_OFFSET 0x009c
  400. #define DRA7XX_PM_L4PER_I2C1_WKDEP_OFFSET 0x00a0
  401. #define DRA7XX_RM_L4PER_I2C1_CONTEXT_OFFSET 0x00a4
  402. #define DRA7XX_PM_L4PER_I2C2_WKDEP_OFFSET 0x00a8
  403. #define DRA7XX_RM_L4PER_I2C2_CONTEXT_OFFSET 0x00ac
  404. #define DRA7XX_PM_L4PER_I2C3_WKDEP_OFFSET 0x00b0
  405. #define DRA7XX_RM_L4PER_I2C3_CONTEXT_OFFSET 0x00b4
  406. #define DRA7XX_PM_L4PER_I2C4_WKDEP_OFFSET 0x00b8
  407. #define DRA7XX_RM_L4PER_I2C4_CONTEXT_OFFSET 0x00bc
  408. #define DRA7XX_RM_L4PER_L4PER1_CONTEXT_OFFSET 0x00c0
  409. #define DRA7XX_RM_L4PER2_PWMSS1_CONTEXT_OFFSET 0x00c4
  410. #define DRA7XX_PM_L4PER_TIMER13_WKDEP_OFFSET 0x00c8
  411. #define DRA7XX_RM_L4PER3_TIMER13_CONTEXT_OFFSET 0x00cc
  412. #define DRA7XX_PM_L4PER_TIMER14_WKDEP_OFFSET 0x00d0
  413. #define DRA7XX_RM_L4PER3_TIMER14_CONTEXT_OFFSET 0x00d4
  414. #define DRA7XX_PM_L4PER_TIMER15_WKDEP_OFFSET 0x00d8
  415. #define DRA7XX_RM_L4PER3_TIMER15_CONTEXT_OFFSET 0x00dc
  416. #define DRA7XX_PM_L4PER_MCSPI1_WKDEP_OFFSET 0x00f0
  417. #define DRA7XX_RM_L4PER_MCSPI1_CONTEXT_OFFSET 0x00f4
  418. #define DRA7XX_PM_L4PER_MCSPI2_WKDEP_OFFSET 0x00f8
  419. #define DRA7XX_RM_L4PER_MCSPI2_CONTEXT_OFFSET 0x00fc
  420. #define DRA7XX_PM_L4PER_MCSPI3_WKDEP_OFFSET 0x0100
  421. #define DRA7XX_RM_L4PER_MCSPI3_CONTEXT_OFFSET 0x0104
  422. #define DRA7XX_PM_L4PER_MCSPI4_WKDEP_OFFSET 0x0108
  423. #define DRA7XX_RM_L4PER_MCSPI4_CONTEXT_OFFSET 0x010c
  424. #define DRA7XX_PM_L4PER_GPIO7_WKDEP_OFFSET 0x0110
  425. #define DRA7XX_RM_L4PER_GPIO7_CONTEXT_OFFSET 0x0114
  426. #define DRA7XX_PM_L4PER_GPIO8_WKDEP_OFFSET 0x0118
  427. #define DRA7XX_RM_L4PER_GPIO8_CONTEXT_OFFSET 0x011c
  428. #define DRA7XX_PM_L4PER_MMC3_WKDEP_OFFSET 0x0120
  429. #define DRA7XX_RM_L4PER_MMC3_CONTEXT_OFFSET 0x0124
  430. #define DRA7XX_PM_L4PER_MMC4_WKDEP_OFFSET 0x0128
  431. #define DRA7XX_RM_L4PER_MMC4_CONTEXT_OFFSET 0x012c
  432. #define DRA7XX_PM_L4PER_TIMER16_WKDEP_OFFSET 0x0130
  433. #define DRA7XX_RM_L4PER3_TIMER16_CONTEXT_OFFSET 0x0134
  434. #define DRA7XX_PM_L4PER2_QSPI_WKDEP_OFFSET 0x0138
  435. #define DRA7XX_RM_L4PER2_QSPI_CONTEXT_OFFSET 0x013c
  436. #define DRA7XX_PM_L4PER_UART1_WKDEP_OFFSET 0x0140
  437. #define DRA7XX_RM_L4PER_UART1_CONTEXT_OFFSET 0x0144
  438. #define DRA7XX_PM_L4PER_UART2_WKDEP_OFFSET 0x0148
  439. #define DRA7XX_RM_L4PER_UART2_CONTEXT_OFFSET 0x014c
  440. #define DRA7XX_PM_L4PER_UART3_WKDEP_OFFSET 0x0150
  441. #define DRA7XX_RM_L4PER_UART3_CONTEXT_OFFSET 0x0154
  442. #define DRA7XX_PM_L4PER_UART4_WKDEP_OFFSET 0x0158
  443. #define DRA7XX_RM_L4PER_UART4_CONTEXT_OFFSET 0x015c
  444. #define DRA7XX_PM_L4PER2_MCASP2_WKDEP_OFFSET 0x0160
  445. #define DRA7XX_RM_L4PER2_MCASP2_CONTEXT_OFFSET 0x0164
  446. #define DRA7XX_PM_L4PER2_MCASP3_WKDEP_OFFSET 0x0168
  447. #define DRA7XX_RM_L4PER2_MCASP3_CONTEXT_OFFSET 0x016c
  448. #define DRA7XX_PM_L4PER_UART5_WKDEP_OFFSET 0x0170
  449. #define DRA7XX_RM_L4PER_UART5_CONTEXT_OFFSET 0x0174
  450. #define DRA7XX_PM_L4PER2_MCASP5_WKDEP_OFFSET 0x0178
  451. #define DRA7XX_RM_L4PER2_MCASP5_CONTEXT_OFFSET 0x017c
  452. #define DRA7XX_PM_L4PER2_MCASP6_WKDEP_OFFSET 0x0180
  453. #define DRA7XX_RM_L4PER2_MCASP6_CONTEXT_OFFSET 0x0184
  454. #define DRA7XX_PM_L4PER2_MCASP7_WKDEP_OFFSET 0x0188
  455. #define DRA7XX_RM_L4PER2_MCASP7_CONTEXT_OFFSET 0x018c
  456. #define DRA7XX_PM_L4PER2_MCASP8_WKDEP_OFFSET 0x0190
  457. #define DRA7XX_RM_L4PER2_MCASP8_CONTEXT_OFFSET 0x0194
  458. #define DRA7XX_PM_L4PER2_MCASP4_WKDEP_OFFSET 0x0198
  459. #define DRA7XX_RM_L4PER2_MCASP4_CONTEXT_OFFSET 0x019c
  460. #define DRA7XX_RM_L4SEC_AES1_CONTEXT_OFFSET 0x01a4
  461. #define DRA7XX_RM_L4SEC_AES2_CONTEXT_OFFSET 0x01ac
  462. #define DRA7XX_RM_L4SEC_DES3DES_CONTEXT_OFFSET 0x01b4
  463. #define DRA7XX_RM_L4SEC_FPKA_CONTEXT_OFFSET 0x01bc
  464. #define DRA7XX_RM_L4SEC_RNG_CONTEXT_OFFSET 0x01c4
  465. #define DRA7XX_RM_L4SEC_SHA2MD51_CONTEXT_OFFSET 0x01cc
  466. #define DRA7XX_PM_L4PER2_UART7_WKDEP_OFFSET 0x01d0
  467. #define DRA7XX_RM_L4PER2_UART7_CONTEXT_OFFSET 0x01d4
  468. #define DRA7XX_RM_L4SEC_DMA_CRYPTO_CONTEXT_OFFSET 0x01dc
  469. #define DRA7XX_PM_L4PER2_UART8_WKDEP_OFFSET 0x01e0
  470. #define DRA7XX_RM_L4PER2_UART8_CONTEXT_OFFSET 0x01e4
  471. #define DRA7XX_PM_L4PER2_UART9_WKDEP_OFFSET 0x01e8
  472. #define DRA7XX_RM_L4PER2_UART9_CONTEXT_OFFSET 0x01ec
  473. #define DRA7XX_PM_L4PER2_DCAN2_WKDEP_OFFSET 0x01f0
  474. #define DRA7XX_RM_L4PER2_DCAN2_CONTEXT_OFFSET 0x01f4
  475. #define DRA7XX_RM_L4SEC_SHA2MD52_CONTEXT_OFFSET 0x01fc
  476. /* PRM.CUSTEFUSE_PRM register offsets */
  477. #define DRA7XX_PM_CUSTEFUSE_PWRSTCTRL_OFFSET 0x0000
  478. #define DRA7XX_PM_CUSTEFUSE_PWRSTST_OFFSET 0x0004
  479. #define DRA7XX_RM_CUSTEFUSE_EFUSE_CTRL_CUST_CONTEXT_OFFSET 0x0024
  480. /* PRM.WKUPAON_PRM register offsets */
  481. #define DRA7XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET 0x0000
  482. #define DRA7XX_PM_WKUPAON_WD_TIMER1_WKDEP_OFFSET 0x0004
  483. #define DRA7XX_RM_WKUPAON_WD_TIMER1_CONTEXT_OFFSET 0x0008
  484. #define DRA7XX_PM_WKUPAON_WD_TIMER2_WKDEP_OFFSET 0x000c
  485. #define DRA7XX_RM_WKUPAON_WD_TIMER2_CONTEXT_OFFSET 0x0010
  486. #define DRA7XX_PM_WKUPAON_GPIO1_WKDEP_OFFSET 0x0014
  487. #define DRA7XX_RM_WKUPAON_GPIO1_CONTEXT_OFFSET 0x0018
  488. #define DRA7XX_PM_WKUPAON_TIMER1_WKDEP_OFFSET 0x001c
  489. #define DRA7XX_RM_WKUPAON_TIMER1_CONTEXT_OFFSET 0x0020
  490. #define DRA7XX_PM_WKUPAON_TIMER12_WKDEP_OFFSET 0x0024
  491. #define DRA7XX_RM_WKUPAON_TIMER12_CONTEXT_OFFSET 0x0028
  492. #define DRA7XX_RM_WKUPAON_COUNTER_32K_CONTEXT_OFFSET 0x0030
  493. #define DRA7XX_RM_WKUPAON_SAR_RAM_CONTEXT_OFFSET 0x0040
  494. #define DRA7XX_PM_WKUPAON_KBD_WKDEP_OFFSET 0x0054
  495. #define DRA7XX_RM_WKUPAON_KBD_CONTEXT_OFFSET 0x0058
  496. #define DRA7XX_PM_WKUPAON_UART10_WKDEP_OFFSET 0x005c
  497. #define DRA7XX_RM_WKUPAON_UART10_CONTEXT_OFFSET 0x0060
  498. #define DRA7XX_PM_WKUPAON_DCAN1_WKDEP_OFFSET 0x0064
  499. #define DRA7XX_RM_WKUPAON_DCAN1_CONTEXT_OFFSET 0x0068
  500. #define DRA7XX_PM_WKUPAON_ADC_WKDEP_OFFSET 0x007c
  501. #define DRA7XX_RM_WKUPAON_ADC_CONTEXT_OFFSET 0x0080
  502. #define DRA7XX_RM_WKUPAON_SPARE_SAFETY1_CONTEXT_OFFSET 0x0090
  503. #define DRA7XX_RM_WKUPAON_SPARE_SAFETY2_CONTEXT_OFFSET 0x0098
  504. #define DRA7XX_RM_WKUPAON_SPARE_SAFETY3_CONTEXT_OFFSET 0x00a0
  505. #define DRA7XX_RM_WKUPAON_SPARE_SAFETY4_CONTEXT_OFFSET 0x00a8
  506. #define DRA7XX_RM_WKUPAON_SPARE_UNKNOWN2_CONTEXT_OFFSET 0x00b0
  507. #define DRA7XX_RM_WKUPAON_SPARE_UNKNOWN3_CONTEXT_OFFSET 0x00b8
  508. /* PRM.WKUPAON_CM register offsets */
  509. #define DRA7XX_CM_WKUPAON_CLKSTCTRL_OFFSET 0x0000
  510. #define DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET 0x0020
  511. #define DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0020)
  512. #define DRA7XX_CM_WKUPAON_WD_TIMER1_CLKCTRL_OFFSET 0x0028
  513. #define DRA7XX_CM_WKUPAON_WD_TIMER1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0028)
  514. #define DRA7XX_CM_WKUPAON_WD_TIMER2_CLKCTRL_OFFSET 0x0030
  515. #define DRA7XX_CM_WKUPAON_WD_TIMER2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0030)
  516. #define DRA7XX_CM_WKUPAON_GPIO1_CLKCTRL_OFFSET 0x0038
  517. #define DRA7XX_CM_WKUPAON_GPIO1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0038)
  518. #define DRA7XX_CM_WKUPAON_TIMER1_CLKCTRL_OFFSET 0x0040
  519. #define DRA7XX_CM_WKUPAON_TIMER1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0040)
  520. #define DRA7XX_CM_WKUPAON_TIMER12_CLKCTRL_OFFSET 0x0048
  521. #define DRA7XX_CM_WKUPAON_TIMER12_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0048)
  522. #define DRA7XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET 0x0050
  523. #define DRA7XX_CM_WKUPAON_COUNTER_32K_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0050)
  524. #define DRA7XX_CM_WKUPAON_SAR_RAM_CLKCTRL_OFFSET 0x0060
  525. #define DRA7XX_CM_WKUPAON_SAR_RAM_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0060)
  526. #define DRA7XX_CM_WKUPAON_KBD_CLKCTRL_OFFSET 0x0078
  527. #define DRA7XX_CM_WKUPAON_KBD_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0078)
  528. #define DRA7XX_CM_WKUPAON_UART10_CLKCTRL_OFFSET 0x0080
  529. #define DRA7XX_CM_WKUPAON_UART10_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0080)
  530. #define DRA7XX_CM_WKUPAON_DCAN1_CLKCTRL_OFFSET 0x0088
  531. #define DRA7XX_CM_WKUPAON_DCAN1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0088)
  532. #define DRA7XX_CM_WKUPAON_SCRM_CLKCTRL_OFFSET 0x0090
  533. #define DRA7XX_CM_WKUPAON_SCRM_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0090)
  534. #define DRA7XX_CM_WKUPAON_IO_SRCOMP_CLKCTRL_OFFSET 0x0098
  535. #define DRA7XX_CM_WKUPAON_IO_SRCOMP_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0098)
  536. #define DRA7XX_CM_WKUPAON_ADC_CLKCTRL_OFFSET 0x00a0
  537. #define DRA7XX_CM_WKUPAON_ADC_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00a0)
  538. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY1_CLKCTRL_OFFSET 0x00b0
  539. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00b0)
  540. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY2_CLKCTRL_OFFSET 0x00b8
  541. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00b8)
  542. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY3_CLKCTRL_OFFSET 0x00c0
  543. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY3_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00c0)
  544. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY4_CLKCTRL_OFFSET 0x00c8
  545. #define DRA7XX_CM_WKUPAON_SPARE_SAFETY4_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00c8)
  546. #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN2_CLKCTRL_OFFSET 0x00d0
  547. #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00d0)
  548. #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN3_CLKCTRL_OFFSET 0x00d8
  549. #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN3_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00d8)
  550. /* PRM.EMU_PRM register offsets */
  551. #define DRA7XX_PM_EMU_PWRSTCTRL_OFFSET 0x0000
  552. #define DRA7XX_PM_EMU_PWRSTST_OFFSET 0x0004
  553. #define DRA7XX_RM_EMU_DEBUGSS_CONTEXT_OFFSET 0x0024
  554. /* PRM.EMU_CM register offsets */
  555. #define DRA7XX_CM_EMU_CLKSTCTRL_OFFSET 0x0000
  556. #define DRA7XX_CM_EMU_DEBUGSS_CLKCTRL_OFFSET 0x0004
  557. #define DRA7XX_CM_EMU_DEBUGSS_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_EMU_CM_INST, 0x0004)
  558. #define DRA7XX_CM_EMU_DYNAMICDEP_OFFSET 0x0008
  559. #define DRA7XX_CM_EMU_MPU_EMU_DBG_CLKCTRL_OFFSET 0x000c
  560. #define DRA7XX_CM_EMU_MPU_EMU_DBG_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_EMU_CM_INST, 0x000c)
  561. /* PRM.DSP2_PRM register offsets */
  562. #define DRA7XX_PM_DSP2_PWRSTCTRL_OFFSET 0x0000
  563. #define DRA7XX_PM_DSP2_PWRSTST_OFFSET 0x0004
  564. #define DRA7XX_RM_DSP2_RSTCTRL_OFFSET 0x0010
  565. #define DRA7XX_RM_DSP2_RSTST_OFFSET 0x0014
  566. #define DRA7XX_RM_DSP2_DSP2_CONTEXT_OFFSET 0x0024
  567. /* PRM.EVE1_PRM register offsets */
  568. #define DRA7XX_PM_EVE1_PWRSTCTRL_OFFSET 0x0000
  569. #define DRA7XX_PM_EVE1_PWRSTST_OFFSET 0x0004
  570. #define DRA7XX_RM_EVE1_RSTCTRL_OFFSET 0x0010
  571. #define DRA7XX_RM_EVE1_RSTST_OFFSET 0x0014
  572. #define DRA7XX_PM_EVE1_EVE1_WKDEP_OFFSET 0x0020
  573. #define DRA7XX_RM_EVE1_EVE1_CONTEXT_OFFSET 0x0024
  574. /* PRM.EVE2_PRM register offsets */
  575. #define DRA7XX_PM_EVE2_PWRSTCTRL_OFFSET 0x0000
  576. #define DRA7XX_PM_EVE2_PWRSTST_OFFSET 0x0004
  577. #define DRA7XX_RM_EVE2_RSTCTRL_OFFSET 0x0010
  578. #define DRA7XX_RM_EVE2_RSTST_OFFSET 0x0014
  579. #define DRA7XX_PM_EVE2_EVE2_WKDEP_OFFSET 0x0020
  580. #define DRA7XX_RM_EVE2_EVE2_CONTEXT_OFFSET 0x0024
  581. /* PRM.EVE3_PRM register offsets */
  582. #define DRA7XX_PM_EVE3_PWRSTCTRL_OFFSET 0x0000
  583. #define DRA7XX_PM_EVE3_PWRSTST_OFFSET 0x0004
  584. #define DRA7XX_RM_EVE3_RSTCTRL_OFFSET 0x0010
  585. #define DRA7XX_RM_EVE3_RSTST_OFFSET 0x0014
  586. #define DRA7XX_PM_EVE3_EVE3_WKDEP_OFFSET 0x0020
  587. #define DRA7XX_RM_EVE3_EVE3_CONTEXT_OFFSET 0x0024
  588. /* PRM.EVE4_PRM register offsets */
  589. #define DRA7XX_PM_EVE4_PWRSTCTRL_OFFSET 0x0000
  590. #define DRA7XX_PM_EVE4_PWRSTST_OFFSET 0x0004
  591. #define DRA7XX_RM_EVE4_RSTCTRL_OFFSET 0x0010
  592. #define DRA7XX_RM_EVE4_RSTST_OFFSET 0x0014
  593. #define DRA7XX_PM_EVE4_EVE4_WKDEP_OFFSET 0x0020
  594. #define DRA7XX_RM_EVE4_EVE4_CONTEXT_OFFSET 0x0024
  595. /* PRM.RTC_PRM register offsets */
  596. #define DRA7XX_PM_RTC_RTCSS_WKDEP_OFFSET 0x0000
  597. #define DRA7XX_RM_RTC_RTCSS_CONTEXT_OFFSET 0x0004
  598. /* PRM.VPE_PRM register offsets */
  599. #define DRA7XX_PM_VPE_PWRSTCTRL_OFFSET 0x0000
  600. #define DRA7XX_PM_VPE_PWRSTST_OFFSET 0x0004
  601. #define DRA7XX_PM_VPE_VPE_WKDEP_OFFSET 0x0020
  602. #define DRA7XX_RM_VPE_VPE_CONTEXT_OFFSET 0x0024
  603. /* PRM.DEVICE_PRM register offsets */
  604. #define DRA7XX_PRM_RSTCTRL_OFFSET 0x0000
  605. #define DRA7XX_PRM_RSTST_OFFSET 0x0004
  606. #define DRA7XX_PRM_RSTTIME_OFFSET 0x0008
  607. #define DRA7XX_PRM_CLKREQCTRL_OFFSET 0x000c
  608. #define DRA7XX_PRM_VOLTCTRL_OFFSET 0x0010
  609. #define DRA7XX_PRM_PWRREQCTRL_OFFSET 0x0014
  610. #define DRA7XX_PRM_PSCON_COUNT_OFFSET 0x0018
  611. #define DRA7XX_PRM_IO_COUNT_OFFSET 0x001c
  612. #define DRA7XX_PRM_IO_PMCTRL_OFFSET 0x0020
  613. #define DRA7XX_PRM_VOLTSETUP_WARMRESET_OFFSET 0x0024
  614. #define DRA7XX_PRM_VOLTSETUP_CORE_OFF_OFFSET 0x0028
  615. #define DRA7XX_PRM_VOLTSETUP_MPU_OFF_OFFSET 0x002c
  616. #define DRA7XX_PRM_VOLTSETUP_MM_OFF_OFFSET 0x0030
  617. #define DRA7XX_PRM_VOLTSETUP_CORE_RET_SLEEP_OFFSET 0x0034
  618. #define DRA7XX_PRM_VOLTSETUP_MPU_RET_SLEEP_OFFSET 0x0038
  619. #define DRA7XX_PRM_VOLTSETUP_MM_RET_SLEEP_OFFSET 0x003c
  620. #define DRA7XX_PRM_SRAM_COUNT_OFFSET 0x00bc
  621. #define DRA7XX_PRM_SRAM_WKUP_SETUP_OFFSET 0x00c0
  622. #define DRA7XX_PRM_SLDO_CORE_SETUP_OFFSET 0x00c4
  623. #define DRA7XX_PRM_SLDO_CORE_CTRL_OFFSET 0x00c8
  624. #define DRA7XX_PRM_SLDO_MPU_SETUP_OFFSET 0x00cc
  625. #define DRA7XX_PRM_SLDO_MPU_CTRL_OFFSET 0x00d0
  626. #define DRA7XX_PRM_SLDO_GPU_SETUP_OFFSET 0x00d4
  627. #define DRA7XX_PRM_SLDO_GPU_CTRL_OFFSET 0x00d8
  628. #define DRA7XX_PRM_ABBLDO_MPU_SETUP_OFFSET 0x00dc
  629. #define DRA7XX_PRM_ABBLDO_MPU_CTRL_OFFSET 0x00e0
  630. #define DRA7XX_PRM_ABBLDO_GPU_SETUP_OFFSET 0x00e4
  631. #define DRA7XX_PRM_ABBLDO_GPU_CTRL_OFFSET 0x00e8
  632. #define DRA7XX_PRM_BANDGAP_SETUP_OFFSET 0x00ec
  633. #define DRA7XX_PRM_DEVICE_OFF_CTRL_OFFSET 0x00f0
  634. #define DRA7XX_PRM_PHASE1_CNDP_OFFSET 0x00f4
  635. #define DRA7XX_PRM_PHASE2A_CNDP_OFFSET 0x00f8
  636. #define DRA7XX_PRM_PHASE2B_CNDP_OFFSET 0x00fc
  637. #define DRA7XX_PRM_MODEM_IF_CTRL_OFFSET 0x0100
  638. #define DRA7XX_PRM_VOLTST_MPU_OFFSET 0x0110
  639. #define DRA7XX_PRM_VOLTST_MM_OFFSET 0x0114
  640. #define DRA7XX_PRM_SLDO_DSPEVE_SETUP_OFFSET 0x0118
  641. #define DRA7XX_PRM_SLDO_IVA_SETUP_OFFSET 0x011c
  642. #define DRA7XX_PRM_ABBLDO_DSPEVE_CTRL_OFFSET 0x0120
  643. #define DRA7XX_PRM_ABBLDO_IVA_CTRL_OFFSET 0x0124
  644. #define DRA7XX_PRM_SLDO_DSPEVE_CTRL_OFFSET 0x0128
  645. #define DRA7XX_PRM_SLDO_IVA_CTRL_OFFSET 0x012c
  646. #define DRA7XX_PRM_ABBLDO_DSPEVE_SETUP_OFFSET 0x0130
  647. #define DRA7XX_PRM_ABBLDO_IVA_SETUP_OFFSET 0x0134
  648. #endif