omap_hwmod.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * Created in collaboration with (alphabetical order): Benoît Cousson,
  9. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  10. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * These headers and macros are used to define OMAP on-chip module
  17. * data and their integration with other OMAP modules and Linux.
  18. * Copious documentation and references can also be found in the
  19. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  20. * writing).
  21. *
  22. * To do:
  23. * - add interconnect error log structures
  24. * - add pinmuxing
  25. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  26. * - implement default hwmod SMS/SDRC flags?
  27. * - move Linux-specific data ("non-ROM data") out
  28. *
  29. */
  30. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  32. #include <linux/kernel.h>
  33. #include <linux/init.h>
  34. #include <linux/list.h>
  35. #include <linux/ioport.h>
  36. #include <linux/spinlock.h>
  37. struct omap_device;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  40. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
  41. /*
  42. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  43. * with the original PRCM protocol defined for OMAP2420
  44. */
  45. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  46. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
  47. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  48. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
  49. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  50. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
  51. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  52. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
  53. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  54. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
  55. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  56. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
  57. /*
  58. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  59. * with the new PRCM protocol defined for new OMAP4 IPs.
  60. */
  61. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  62. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  63. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  64. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  65. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  66. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  67. #define SYSC_TYPE2_DMADISABLE_SHIFT 16
  68. #define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
  69. /*
  70. * OCP SYSCONFIG bit shifts/masks TYPE3.
  71. * This is applicable for some IPs present in AM33XX
  72. */
  73. #define SYSC_TYPE3_SIDLEMODE_SHIFT 0
  74. #define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
  75. #define SYSC_TYPE3_MIDLEMODE_SHIFT 2
  76. #define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
  77. /* OCP SYSSTATUS bit shifts/masks */
  78. #define SYSS_RESETDONE_SHIFT 0
  79. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  80. /* Master standby/slave idle mode flags */
  81. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  82. #define HWMOD_IDLEMODE_NO (1 << 1)
  83. #define HWMOD_IDLEMODE_SMART (1 << 2)
  84. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  85. /* modulemode control type (SW or HW) */
  86. #define MODULEMODE_HWCTRL 1
  87. #define MODULEMODE_SWCTRL 2
  88. #define DEBUG_OMAP2UART1_FLAGS 0
  89. #define DEBUG_OMAP2UART2_FLAGS 0
  90. #define DEBUG_OMAP2UART3_FLAGS 0
  91. #define DEBUG_OMAP3UART3_FLAGS 0
  92. #define DEBUG_OMAP3UART4_FLAGS 0
  93. #define DEBUG_OMAP4UART3_FLAGS 0
  94. #define DEBUG_OMAP4UART4_FLAGS 0
  95. #define DEBUG_TI81XXUART1_FLAGS 0
  96. #define DEBUG_TI81XXUART2_FLAGS 0
  97. #define DEBUG_TI81XXUART3_FLAGS 0
  98. #define DEBUG_AM33XXUART1_FLAGS 0
  99. #define DEBUG_OMAPUART_FLAGS (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET)
  100. #ifdef CONFIG_OMAP_GPMC_DEBUG
  101. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS HWMOD_INIT_NO_RESET
  102. #else
  103. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS 0
  104. #endif
  105. #if defined(CONFIG_DEBUG_OMAP2UART1)
  106. #undef DEBUG_OMAP2UART1_FLAGS
  107. #define DEBUG_OMAP2UART1_FLAGS DEBUG_OMAPUART_FLAGS
  108. #elif defined(CONFIG_DEBUG_OMAP2UART2)
  109. #undef DEBUG_OMAP2UART2_FLAGS
  110. #define DEBUG_OMAP2UART2_FLAGS DEBUG_OMAPUART_FLAGS
  111. #elif defined(CONFIG_DEBUG_OMAP2UART3)
  112. #undef DEBUG_OMAP2UART3_FLAGS
  113. #define DEBUG_OMAP2UART3_FLAGS DEBUG_OMAPUART_FLAGS
  114. #elif defined(CONFIG_DEBUG_OMAP3UART3)
  115. #undef DEBUG_OMAP3UART3_FLAGS
  116. #define DEBUG_OMAP3UART3_FLAGS DEBUG_OMAPUART_FLAGS
  117. #elif defined(CONFIG_DEBUG_OMAP3UART4)
  118. #undef DEBUG_OMAP3UART4_FLAGS
  119. #define DEBUG_OMAP3UART4_FLAGS DEBUG_OMAPUART_FLAGS
  120. #elif defined(CONFIG_DEBUG_OMAP4UART3)
  121. #undef DEBUG_OMAP4UART3_FLAGS
  122. #define DEBUG_OMAP4UART3_FLAGS DEBUG_OMAPUART_FLAGS
  123. #elif defined(CONFIG_DEBUG_OMAP4UART4)
  124. #undef DEBUG_OMAP4UART4_FLAGS
  125. #define DEBUG_OMAP4UART4_FLAGS DEBUG_OMAPUART_FLAGS
  126. #elif defined(CONFIG_DEBUG_TI81XXUART1)
  127. #undef DEBUG_TI81XXUART1_FLAGS
  128. #define DEBUG_TI81XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  129. #elif defined(CONFIG_DEBUG_TI81XXUART2)
  130. #undef DEBUG_TI81XXUART2_FLAGS
  131. #define DEBUG_TI81XXUART2_FLAGS DEBUG_OMAPUART_FLAGS
  132. #elif defined(CONFIG_DEBUG_TI81XXUART3)
  133. #undef DEBUG_TI81XXUART3_FLAGS
  134. #define DEBUG_TI81XXUART3_FLAGS DEBUG_OMAPUART_FLAGS
  135. #elif defined(CONFIG_DEBUG_AM33XXUART1)
  136. #undef DEBUG_AM33XXUART1_FLAGS
  137. #define DEBUG_AM33XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  138. #endif
  139. /**
  140. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  141. * @pads: array of omap_device_pad entries
  142. * @nr_pads: number of omap_device_pad entries
  143. *
  144. * Note that this is currently built during init as needed.
  145. */
  146. struct omap_hwmod_mux_info {
  147. int nr_pads;
  148. struct omap_device_pad *pads;
  149. int nr_pads_dynamic;
  150. struct omap_device_pad **pads_dynamic;
  151. int *irqs;
  152. bool enabled;
  153. };
  154. /**
  155. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  156. * @name: name of the IRQ channel (module local name)
  157. * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
  158. *
  159. * @name should be something short, e.g., "tx" or "rx". It is for use
  160. * by platform_get_resource_byname(). It is defined locally to the
  161. * hwmod.
  162. */
  163. struct omap_hwmod_irq_info {
  164. const char *name;
  165. s16 irq;
  166. };
  167. /**
  168. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  169. * @name: name of the DMA channel (module local name)
  170. * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
  171. *
  172. * @name should be something short, e.g., "tx" or "rx". It is for use
  173. * by platform_get_resource_byname(). It is defined locally to the
  174. * hwmod.
  175. */
  176. struct omap_hwmod_dma_info {
  177. const char *name;
  178. s16 dma_req;
  179. };
  180. /**
  181. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  182. * @name: name of the reset line (module local name)
  183. * @rst_shift: Offset of the reset bit
  184. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  185. *
  186. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  187. * locally to the hwmod.
  188. */
  189. struct omap_hwmod_rst_info {
  190. const char *name;
  191. u8 rst_shift;
  192. u8 st_shift;
  193. };
  194. /**
  195. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  196. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  197. * @clk: opt clock: OMAP clock name
  198. * @_clk: pointer to the struct clk (filled in at runtime)
  199. *
  200. * The module's interface clock and main functional clock should not
  201. * be added as optional clocks.
  202. */
  203. struct omap_hwmod_opt_clk {
  204. const char *role;
  205. const char *clk;
  206. struct clk *_clk;
  207. };
  208. /* omap_hwmod_omap2_firewall.flags bits */
  209. #define OMAP_FIREWALL_L3 (1 << 0)
  210. #define OMAP_FIREWALL_L4 (1 << 1)
  211. /**
  212. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  213. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  214. * @l4_fw_region: L4 firewall region ID
  215. * @l4_prot_group: L4 protection group ID
  216. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  217. */
  218. struct omap_hwmod_omap2_firewall {
  219. u8 l3_perm_bit;
  220. u8 l4_fw_region;
  221. u8 l4_prot_group;
  222. u8 flags;
  223. };
  224. /*
  225. * omap_hwmod_addr_space.flags bits
  226. *
  227. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  228. * ADDR_TYPE_RT: Address space contains module register target data.
  229. */
  230. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  231. #define ADDR_TYPE_RT (1 << 1)
  232. /**
  233. * struct omap_hwmod_addr_space - address space handled by the hwmod
  234. * @name: name of the address space
  235. * @pa_start: starting physical address
  236. * @pa_end: ending physical address
  237. * @flags: (see omap_hwmod_addr_space.flags macros above)
  238. *
  239. * Address space doesn't necessarily follow physical interconnect
  240. * structure. GPMC is one example.
  241. */
  242. struct omap_hwmod_addr_space {
  243. const char *name;
  244. u32 pa_start;
  245. u32 pa_end;
  246. u8 flags;
  247. };
  248. /*
  249. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  250. * interface to interact with the hwmod. Used to add sleep dependencies
  251. * when the module is enabled or disabled.
  252. */
  253. #define OCP_USER_MPU (1 << 0)
  254. #define OCP_USER_SDMA (1 << 1)
  255. #define OCP_USER_DSP (1 << 2)
  256. #define OCP_USER_IVA (1 << 3)
  257. /* omap_hwmod_ocp_if.flags bits */
  258. #define OCPIF_SWSUP_IDLE (1 << 0)
  259. #define OCPIF_CAN_BURST (1 << 1)
  260. /* omap_hwmod_ocp_if._int_flags possibilities */
  261. #define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
  262. /**
  263. * struct omap_hwmod_ocp_if - OCP interface data
  264. * @master: struct omap_hwmod that initiates OCP transactions on this link
  265. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  266. * @addr: address space associated with this link
  267. * @clk: interface clock: OMAP clock name
  268. * @_clk: pointer to the interface struct clk (filled in at runtime)
  269. * @fw: interface firewall data
  270. * @width: OCP data width
  271. * @user: initiators using this interface (see OCP_USER_* macros above)
  272. * @flags: OCP interface flags (see OCPIF_* macros above)
  273. * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
  274. *
  275. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  276. *
  277. * Parameter names beginning with an underscore are managed internally by
  278. * the omap_hwmod code and should not be set during initialization.
  279. */
  280. struct omap_hwmod_ocp_if {
  281. struct omap_hwmod *master;
  282. struct omap_hwmod *slave;
  283. struct omap_hwmod_addr_space *addr;
  284. const char *clk;
  285. struct clk *_clk;
  286. union {
  287. struct omap_hwmod_omap2_firewall omap2;
  288. } fw;
  289. u8 width;
  290. u8 user;
  291. u8 flags;
  292. u8 _int_flags;
  293. };
  294. /* Macros for use in struct omap_hwmod_sysconfig */
  295. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  296. #define MASTER_STANDBY_SHIFT 4
  297. #define SLAVE_IDLE_SHIFT 0
  298. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  299. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  300. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  301. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  302. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  303. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  304. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  305. #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
  306. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  307. #define SYSC_HAS_AUTOIDLE (1 << 0)
  308. #define SYSC_HAS_SOFTRESET (1 << 1)
  309. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  310. #define SYSC_HAS_EMUFREE (1 << 3)
  311. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  312. #define SYSC_HAS_SIDLEMODE (1 << 5)
  313. #define SYSC_HAS_MIDLEMODE (1 << 6)
  314. #define SYSS_HAS_RESET_STATUS (1 << 7)
  315. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  316. #define SYSC_HAS_RESET_STATUS (1 << 9)
  317. #define SYSC_HAS_DMADISABLE (1 << 10)
  318. /* omap_hwmod_sysconfig.clockact flags */
  319. #define CLOCKACT_TEST_BOTH 0x0
  320. #define CLOCKACT_TEST_MAIN 0x1
  321. #define CLOCKACT_TEST_ICLK 0x2
  322. #define CLOCKACT_TEST_NONE 0x3
  323. /**
  324. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  325. * @midle_shift: Offset of the midle bit
  326. * @clkact_shift: Offset of the clockactivity bit
  327. * @sidle_shift: Offset of the sidle bit
  328. * @enwkup_shift: Offset of the enawakeup bit
  329. * @srst_shift: Offset of the softreset bit
  330. * @autoidle_shift: Offset of the autoidle bit
  331. * @dmadisable_shift: Offset of the dmadisable bit
  332. */
  333. struct omap_hwmod_sysc_fields {
  334. u8 midle_shift;
  335. u8 clkact_shift;
  336. u8 sidle_shift;
  337. u8 enwkup_shift;
  338. u8 srst_shift;
  339. u8 autoidle_shift;
  340. u8 dmadisable_shift;
  341. };
  342. /**
  343. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  344. * @rev_offs: IP block revision register offset (from module base addr)
  345. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  346. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  347. * @srst_udelay: Delay needed after doing a softreset in usecs
  348. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  349. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  350. * @clockact: the default value of the module CLOCKACTIVITY bits
  351. *
  352. * @clockact describes to the module which clocks are likely to be
  353. * disabled when the PRCM issues its idle request to the module. Some
  354. * modules have separate clockdomains for the interface clock and main
  355. * functional clock, and can check whether they should acknowledge the
  356. * idle request based on the internal module functionality that has
  357. * been associated with the clocks marked in @clockact. This field is
  358. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  359. *
  360. * @sysc_fields: structure containing the offset positions of various bits in
  361. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  362. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  363. * whether the device ip is compliant with the original PRCM protocol
  364. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  365. * If the device follows a different scheme for the sysconfig register ,
  366. * then this field has to be populated with the correct offset structure.
  367. */
  368. struct omap_hwmod_class_sysconfig {
  369. u32 rev_offs;
  370. u32 sysc_offs;
  371. u32 syss_offs;
  372. u16 sysc_flags;
  373. struct omap_hwmod_sysc_fields *sysc_fields;
  374. u8 srst_udelay;
  375. u8 idlemodes;
  376. u8 clockact;
  377. };
  378. /**
  379. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  380. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  381. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  382. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  383. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  384. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  385. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  386. *
  387. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  388. * WKEN, GRPSEL registers. In an ideal world, no extra information
  389. * would be needed for IDLEST information, but alas, there are some
  390. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  391. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  392. */
  393. struct omap_hwmod_omap2_prcm {
  394. s16 module_offs;
  395. u8 prcm_reg_id;
  396. u8 module_bit;
  397. u8 idlest_reg_id;
  398. u8 idlest_idle_bit;
  399. u8 idlest_stdby_bit;
  400. };
  401. /*
  402. * Possible values for struct omap_hwmod_omap4_prcm.flags
  403. *
  404. * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
  405. * module-level context loss register associated with them; this
  406. * flag bit should be set in those cases
  407. * HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET: Some IP blocks have a valid CLKCTRL
  408. * offset of zero; this flag bit should be set in those cases to
  409. * distinguish from hwmods that have no clkctrl offset.
  410. */
  411. #define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
  412. #define HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET (1 << 1)
  413. /**
  414. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  415. * @clkctrl_offs: offset of the PRCM clock control register
  416. * @rstctrl_offs: offset of the XXX_RSTCTRL register located in the PRM
  417. * @context_offs: offset of the RM_*_CONTEXT register
  418. * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
  419. * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
  420. * @submodule_wkdep_bit: bit shift of the WKDEP range
  421. * @flags: PRCM register capabilities for this IP block
  422. * @modulemode: allowable modulemodes
  423. * @context_lost_counter: Count of module level context lost
  424. *
  425. * If @lostcontext_mask is not defined, context loss check code uses
  426. * whole register without masking. @lostcontext_mask should only be
  427. * defined in cases where @context_offs register is shared by two or
  428. * more hwmods.
  429. */
  430. struct omap_hwmod_omap4_prcm {
  431. u16 clkctrl_offs;
  432. u16 rstctrl_offs;
  433. u16 rstst_offs;
  434. u16 context_offs;
  435. u32 lostcontext_mask;
  436. u8 submodule_wkdep_bit;
  437. u8 modulemode;
  438. u8 flags;
  439. int context_lost_counter;
  440. };
  441. /*
  442. * omap_hwmod.flags definitions
  443. *
  444. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  445. * of idle, rather than relying on module smart-idle
  446. * HWMOD_SWSUP_MSTANDBY: omap_hwmod code should manually bring module in and
  447. * out of standby, rather than relying on module smart-standby
  448. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  449. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  450. * XXX Should be HWMOD_SETUP_NO_RESET
  451. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  452. * controller, etc. XXX probably belongs outside the main hwmod file
  453. * XXX Should be HWMOD_SETUP_NO_IDLE
  454. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  455. * when module is enabled, rather than the default, which is to
  456. * enable autoidle
  457. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  458. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  459. * only for few initiator modules on OMAP2 & 3.
  460. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  461. * This is needed for devices like DSS that require optional clocks enabled
  462. * in order to complete the reset. Optional clocks will be disabled
  463. * again after the reset.
  464. * HWMOD_16BIT_REG: Module has 16bit registers
  465. * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
  466. * this IP block comes from an off-chip source and is not always
  467. * enabled. This prevents the hwmod code from being able to
  468. * enable and reset the IP block early. XXX Eventually it should
  469. * be possible to query the clock framework for this information.
  470. * HWMOD_BLOCK_WFI: Some OMAP peripherals apparently don't work
  471. * correctly if the MPU is allowed to go idle while the
  472. * peripherals are active. This is apparently true for the I2C on
  473. * OMAP2420, and also the EMAC on AM3517/3505. It's unlikely that
  474. * this is really true -- we're probably not configuring something
  475. * correctly, or this is being abused to deal with some PM latency
  476. * issues -- but we're currently suffering from a shortage of
  477. * folks who are able to track these issues down properly.
  478. * HWMOD_FORCE_MSTANDBY: Always keep MIDLEMODE bits cleared so that device
  479. * is kept in force-standby mode. Failing to do so causes PM problems
  480. * with musb on OMAP3630 at least. Note that musb has a dedicated register
  481. * to control MSTANDBY signal when MIDLEMODE is set to force-standby.
  482. * HWMOD_SWSUP_SIDLE_ACT: omap_hwmod code should manually bring the module
  483. * out of idle, but rely on smart-idle to the put it back in idle,
  484. * so the wakeups are still functional (Only known case for now is UART)
  485. * HWMOD_RECONFIG_IO_CHAIN: omap_hwmod code needs to reconfigure wake-up
  486. * events by calling _reconfigure_io_chain() when a device is enabled
  487. * or idled.
  488. * HWMOD_OPT_CLKS_NEEDED: The optional clocks are needed for the module to
  489. * operate and they need to be handled at the same time as the main_clk.
  490. * HWMOD_NO_IDLE: Do not idle the hwmod at all. Useful to handle certain
  491. * IPs like CPSW on DRA7, where clocks to this module cannot be disabled.
  492. */
  493. #define HWMOD_SWSUP_SIDLE (1 << 0)
  494. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  495. #define HWMOD_INIT_NO_RESET (1 << 2)
  496. #define HWMOD_INIT_NO_IDLE (1 << 3)
  497. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  498. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  499. #define HWMOD_NO_IDLEST (1 << 6)
  500. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  501. #define HWMOD_16BIT_REG (1 << 8)
  502. #define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
  503. #define HWMOD_BLOCK_WFI (1 << 10)
  504. #define HWMOD_FORCE_MSTANDBY (1 << 11)
  505. #define HWMOD_SWSUP_SIDLE_ACT (1 << 12)
  506. #define HWMOD_RECONFIG_IO_CHAIN (1 << 13)
  507. #define HWMOD_OPT_CLKS_NEEDED (1 << 14)
  508. #define HWMOD_NO_IDLE (1 << 15)
  509. /*
  510. * omap_hwmod._int_flags definitions
  511. * These are for internal use only and are managed by the omap_hwmod code.
  512. *
  513. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  514. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  515. * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
  516. * causes the first call to _enable() to only update the pinmux
  517. */
  518. #define _HWMOD_NO_MPU_PORT (1 << 0)
  519. #define _HWMOD_SYSCONFIG_LOADED (1 << 1)
  520. #define _HWMOD_SKIP_ENABLE (1 << 2)
  521. /*
  522. * omap_hwmod._state definitions
  523. *
  524. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  525. * (optionally)
  526. *
  527. *
  528. */
  529. #define _HWMOD_STATE_UNKNOWN 0
  530. #define _HWMOD_STATE_REGISTERED 1
  531. #define _HWMOD_STATE_CLKS_INITED 2
  532. #define _HWMOD_STATE_INITIALIZED 3
  533. #define _HWMOD_STATE_ENABLED 4
  534. #define _HWMOD_STATE_IDLE 5
  535. #define _HWMOD_STATE_DISABLED 6
  536. /**
  537. * struct omap_hwmod_class - the type of an IP block
  538. * @name: name of the hwmod_class
  539. * @sysc: device SYSCONFIG/SYSSTATUS register data
  540. * @rev: revision of the IP class
  541. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  542. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  543. * @enable_preprogram: ptr to fn to be executed during device enable
  544. * @lock: ptr to fn to be executed to lock IP registers
  545. * @unlock: ptr to fn to be executed to unlock IP registers
  546. *
  547. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  548. * smartreflex, gpio, uart...)
  549. *
  550. * @pre_shutdown is a function that will be run immediately before
  551. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  552. * like the MPU watchdog, which cannot be disabled with the standard
  553. * omap_hwmod_shutdown(). The function should return 0 upon success,
  554. * or some negative error upon failure. Returning an error will cause
  555. * omap_hwmod_shutdown() to abort the device shutdown and return an
  556. * error.
  557. *
  558. * If @reset is defined, then the function it points to will be
  559. * executed in place of the standard hwmod _reset() code in
  560. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  561. * unusual reset sequences - usually processor IP blocks like the IVA.
  562. */
  563. struct omap_hwmod_class {
  564. const char *name;
  565. struct omap_hwmod_class_sysconfig *sysc;
  566. u32 rev;
  567. int (*pre_shutdown)(struct omap_hwmod *oh);
  568. int (*reset)(struct omap_hwmod *oh);
  569. int (*enable_preprogram)(struct omap_hwmod *oh);
  570. void (*lock)(struct omap_hwmod *oh);
  571. void (*unlock)(struct omap_hwmod *oh);
  572. };
  573. /**
  574. * struct omap_hwmod_link - internal structure linking hwmods with ocp_ifs
  575. * @ocp_if: OCP interface structure record pointer
  576. * @node: list_head pointing to next struct omap_hwmod_link in a list
  577. */
  578. struct omap_hwmod_link {
  579. struct omap_hwmod_ocp_if *ocp_if;
  580. struct list_head node;
  581. };
  582. /**
  583. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  584. * @name: name of the hwmod
  585. * @class: struct omap_hwmod_class * to the class of this hwmod
  586. * @od: struct omap_device currently associated with this hwmod (internal use)
  587. * @mpu_irqs: ptr to an array of MPU IRQs
  588. * @sdma_reqs: ptr to an array of System DMA request IDs
  589. * @prcm: PRCM data pertaining to this hwmod
  590. * @main_clk: main clock: OMAP clock name
  591. * @_clk: pointer to the main struct clk (filled in at runtime)
  592. * @opt_clks: other device clocks that drivers can request (0..*)
  593. * @voltdm: pointer to voltage domain (filled in at runtime)
  594. * @dev_attr: arbitrary device attributes that can be passed to the driver
  595. * @_sysc_cache: internal-use hwmod flags
  596. * @mpu_rt_idx: index of device address space for register target (for DT boot)
  597. * @_mpu_rt_va: cached register target start address (internal use)
  598. * @_mpu_port: cached MPU register target slave (internal use)
  599. * @opt_clks_cnt: number of @opt_clks
  600. * @master_cnt: number of @master entries
  601. * @slaves_cnt: number of @slave entries
  602. * @response_lat: device OCP response latency (in interface clock cycles)
  603. * @_int_flags: internal-use hwmod flags
  604. * @_state: internal-use hwmod state
  605. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  606. * @flags: hwmod flags (documented below)
  607. * @_lock: spinlock serializing operations on this hwmod
  608. * @node: list node for hwmod list (internal use)
  609. * @parent_hwmod: (temporary) a pointer to the hierarchical parent of this hwmod
  610. *
  611. * @main_clk refers to this module's "main clock," which for our
  612. * purposes is defined as "the functional clock needed for register
  613. * accesses to complete." Modules may not have a main clock if the
  614. * interface clock also serves as a main clock.
  615. *
  616. * Parameter names beginning with an underscore are managed internally by
  617. * the omap_hwmod code and should not be set during initialization.
  618. *
  619. * @masters and @slaves are now deprecated.
  620. *
  621. * @parent_hwmod is temporary; there should be no need for it, as this
  622. * information should already be expressed in the OCP interface
  623. * structures. @parent_hwmod is present as a workaround until we improve
  624. * handling for hwmods with multiple parents (e.g., OMAP4+ DSS with
  625. * multiple register targets across different interconnects).
  626. */
  627. struct omap_hwmod {
  628. const char *name;
  629. struct omap_hwmod_class *class;
  630. struct omap_device *od;
  631. struct omap_hwmod_mux_info *mux;
  632. struct omap_hwmod_irq_info *mpu_irqs;
  633. struct omap_hwmod_dma_info *sdma_reqs;
  634. struct omap_hwmod_rst_info *rst_lines;
  635. union {
  636. struct omap_hwmod_omap2_prcm omap2;
  637. struct omap_hwmod_omap4_prcm omap4;
  638. } prcm;
  639. const char *main_clk;
  640. struct clk *_clk;
  641. struct omap_hwmod_opt_clk *opt_clks;
  642. char *clkdm_name;
  643. struct clockdomain *clkdm;
  644. struct list_head master_ports; /* connect to *_IA */
  645. struct list_head slave_ports; /* connect to *_TA */
  646. void *dev_attr;
  647. u32 _sysc_cache;
  648. void __iomem *_mpu_rt_va;
  649. spinlock_t _lock;
  650. struct lock_class_key hwmod_key; /* unique lock class */
  651. struct list_head node;
  652. struct omap_hwmod_ocp_if *_mpu_port;
  653. unsigned int (*xlate_irq)(unsigned int);
  654. u16 flags;
  655. u8 mpu_rt_idx;
  656. u8 response_lat;
  657. u8 rst_lines_cnt;
  658. u8 opt_clks_cnt;
  659. u8 masters_cnt;
  660. u8 slaves_cnt;
  661. u8 hwmods_cnt;
  662. u8 _int_flags;
  663. u8 _state;
  664. u8 _postsetup_state;
  665. struct omap_hwmod *parent_hwmod;
  666. };
  667. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  668. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  669. void *data);
  670. int __init omap_hwmod_setup_one(const char *name);
  671. int omap_hwmod_enable(struct omap_hwmod *oh);
  672. int omap_hwmod_idle(struct omap_hwmod *oh);
  673. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  674. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  675. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  676. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  677. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  678. int omap_hwmod_softreset(struct omap_hwmod *oh);
  679. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags);
  680. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  681. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res);
  682. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  683. const char *name, struct resource *res);
  684. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  685. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  686. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  687. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  688. int omap_hwmod_for_each_by_class(const char *classname,
  689. int (*fn)(struct omap_hwmod *oh,
  690. void *user),
  691. void *user);
  692. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  693. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  694. extern void __init omap_hwmod_init(void);
  695. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
  696. /*
  697. *
  698. */
  699. extern int omap_hwmod_aess_preprogram(struct omap_hwmod *oh);
  700. void omap_hwmod_rtc_unlock(struct omap_hwmod *oh);
  701. void omap_hwmod_rtc_lock(struct omap_hwmod *oh);
  702. /*
  703. * Chip variant-specific hwmod init routines - XXX should be converted
  704. * to use initcalls once the initial boot ordering is straightened out
  705. */
  706. extern int omap2420_hwmod_init(void);
  707. extern int omap2430_hwmod_init(void);
  708. extern int omap3xxx_hwmod_init(void);
  709. extern int omap44xx_hwmod_init(void);
  710. extern int omap54xx_hwmod_init(void);
  711. extern int am33xx_hwmod_init(void);
  712. extern int dm814x_hwmod_init(void);
  713. extern int dm816x_hwmod_init(void);
  714. extern int dra7xx_hwmod_init(void);
  715. int am43xx_hwmod_init(void);
  716. extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
  717. #endif