omap-secure.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * omap-secure.h: OMAP Secure infrastructure header.
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. * Copyright (C) 2012 Ivaylo Dimitrov <freemangordon@abv.bg>
  7. * Copyright (C) 2013 Pali Rohár <pali.rohar@gmail.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef OMAP_ARCH_OMAP_SECURE_H
  14. #define OMAP_ARCH_OMAP_SECURE_H
  15. /* Monitor error code */
  16. #define API_HAL_RET_VALUE_NS2S_CONVERSION_ERROR 0xFFFFFFFE
  17. #define API_HAL_RET_VALUE_SERVICE_UNKNWON 0xFFFFFFFF
  18. /* HAL API error codes */
  19. #define API_HAL_RET_VALUE_OK 0x00
  20. #define API_HAL_RET_VALUE_FAIL 0x01
  21. /* Secure HAL API flags */
  22. #define FLAG_START_CRITICAL 0x4
  23. #define FLAG_IRQFIQ_MASK 0x3
  24. #define FLAG_IRQ_ENABLE 0x2
  25. #define FLAG_FIQ_ENABLE 0x1
  26. #define NO_FLAG 0x0
  27. /* Maximum Secure memory storage size */
  28. #define OMAP_SECURE_RAM_STORAGE (88 * SZ_1K)
  29. #define OMAP3_SAVE_SECURE_RAM_SZ 0x803F
  30. /* Secure low power HAL API index */
  31. #define OMAP4_HAL_SAVESECURERAM_INDEX 0x1a
  32. #define OMAP4_HAL_SAVEHW_INDEX 0x1b
  33. #define OMAP4_HAL_SAVEALL_INDEX 0x1c
  34. #define OMAP4_HAL_SAVEGIC_INDEX 0x1d
  35. /* Secure Monitor mode APIs */
  36. #define OMAP4_MON_SCU_PWR_INDEX 0x108
  37. #define OMAP4_MON_L2X0_DBG_CTRL_INDEX 0x100
  38. #define OMAP4_MON_L2X0_CTRL_INDEX 0x102
  39. #define OMAP4_MON_L2X0_AUXCTRL_INDEX 0x109
  40. #define OMAP4_MON_L2X0_PREFETCH_INDEX 0x113
  41. #define OMAP5_DRA7_MON_SET_CNTFRQ_INDEX 0x109
  42. #define OMAP5_MON_AMBA_IF_INDEX 0x108
  43. #define OMAP5_DRA7_MON_SET_ACR_INDEX 0x107
  44. /* Secure PPA(Primary Protected Application) APIs */
  45. #define OMAP4_PPA_L2_POR_INDEX 0x23
  46. #define OMAP4_PPA_CPU_ACTRL_SMP_INDEX 0x25
  47. /* Secure RX-51 PPA (Primary Protected Application) APIs */
  48. #define RX51_PPA_HWRNG 29
  49. #define RX51_PPA_L2_INVAL 40
  50. #define RX51_PPA_WRITE_ACR 42
  51. #ifndef __ASSEMBLER__
  52. extern u32 omap_secure_dispatcher(u32 idx, u32 flag, u32 nargs,
  53. u32 arg1, u32 arg2, u32 arg3, u32 arg4);
  54. extern u32 omap_smc2(u32 id, u32 falg, u32 pargs);
  55. extern u32 omap_smc3(u32 id, u32 process, u32 flag, u32 pargs);
  56. extern phys_addr_t omap_secure_ram_mempool_base(void);
  57. extern int omap_secure_ram_reserve_memblock(void);
  58. extern u32 save_secure_ram_context(u32 args_pa);
  59. extern u32 omap3_save_secure_ram(void __iomem *save_regs, int size);
  60. extern u32 rx51_secure_dispatcher(u32 idx, u32 process, u32 flag, u32 nargs,
  61. u32 arg1, u32 arg2, u32 arg3, u32 arg4);
  62. extern u32 rx51_secure_update_aux_cr(u32 set_bits, u32 clear_bits);
  63. extern u32 rx51_secure_rng_call(u32 ptr, u32 count, u32 flag);
  64. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  65. void set_cntfreq(void);
  66. #else
  67. static inline void set_cntfreq(void)
  68. {
  69. }
  70. #endif
  71. #endif /* __ASSEMBLER__ */
  72. #endif /* OMAP_ARCH_OMAP_SECURE_H */