msdi.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * MSDI IP block reset
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc.
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. * XXX What about pad muxing?
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/err.h>
  25. #include <linux/platform_data/gpio-omap.h>
  26. #include "prm.h"
  27. #include "common.h"
  28. #include "control.h"
  29. #include "omap_hwmod.h"
  30. #include "omap_device.h"
  31. #include "mux.h"
  32. #include "mmc.h"
  33. /*
  34. * MSDI_CON_OFFSET: offset in bytes of the MSDI IP block's CON register
  35. * from the IP block's base address
  36. */
  37. #define MSDI_CON_OFFSET 0x0c
  38. /* Register bitfields in the CON register */
  39. #define MSDI_CON_POW_MASK BIT(11)
  40. #define MSDI_CON_CLKD_MASK (0x3f << 0)
  41. #define MSDI_CON_CLKD_SHIFT 0
  42. /* MSDI_TARGET_RESET_CLKD: clock divisor to use throughout the reset */
  43. #define MSDI_TARGET_RESET_CLKD 0x3ff
  44. /**
  45. * omap_msdi_reset - reset the MSDI IP block
  46. * @oh: struct omap_hwmod *
  47. *
  48. * The MSDI IP block on OMAP2420 has to have both the POW and CLKD
  49. * fields set inside its CON register for a reset to complete
  50. * successfully. This is not documented in the TRM. For CLKD, we use
  51. * the value that results in the lowest possible clock rate, to attempt
  52. * to avoid disturbing any cards.
  53. */
  54. int omap_msdi_reset(struct omap_hwmod *oh)
  55. {
  56. u16 v = 0;
  57. int c = 0;
  58. /* Write to the SOFTRESET bit */
  59. omap_hwmod_softreset(oh);
  60. /* Enable the MSDI core and internal clock */
  61. v |= MSDI_CON_POW_MASK;
  62. v |= MSDI_TARGET_RESET_CLKD << MSDI_CON_CLKD_SHIFT;
  63. omap_hwmod_write(v, oh, MSDI_CON_OFFSET);
  64. /* Poll on RESETDONE bit */
  65. omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
  66. & SYSS_RESETDONE_MASK),
  67. MAX_MODULE_SOFTRESET_WAIT, c);
  68. if (c == MAX_MODULE_SOFTRESET_WAIT)
  69. pr_warn("%s: %s: softreset failed (waited %d usec)\n",
  70. __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT);
  71. else
  72. pr_debug("%s: %s: softreset in %d usec\n", __func__,
  73. oh->name, c);
  74. /* Disable the MSDI internal clock */
  75. v &= ~MSDI_CON_CLKD_MASK;
  76. omap_hwmod_write(v, oh, MSDI_CON_OFFSET);
  77. return 0;
  78. }