cm2xxx_3xxx.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * OMAP2/3 Clock Management (CM) register definitions
  3. *
  4. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2010 Nokia Corporation
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * The CM hardware modules on the OMAP2/3 are quite similar to each
  13. * other. The CM modules/instances on OMAP4 are quite different, so
  14. * they are handled in a separate file.
  15. */
  16. #ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  17. #define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  18. #include "cm.h"
  19. /*
  20. * Module specific CM register offsets from CM_BASE + domain offset
  21. * Use cm_{read,write}_mod_reg() with these registers.
  22. * These register offsets generally appear in more than one PRCM submodule.
  23. */
  24. /* Common between OMAP2 and OMAP3 */
  25. #define CM_FCLKEN 0x0000
  26. #define CM_FCLKEN1 CM_FCLKEN
  27. #define CM_CLKEN CM_FCLKEN
  28. #define CM_ICLKEN 0x0010
  29. #define CM_ICLKEN1 CM_ICLKEN
  30. #define CM_ICLKEN2 0x0014
  31. #define CM_ICLKEN3 0x0018
  32. #define CM_IDLEST 0x0020
  33. #define CM_IDLEST1 CM_IDLEST
  34. #define CM_IDLEST2 0x0024
  35. #define OMAP2430_CM_IDLEST3 0x0028
  36. #define CM_AUTOIDLE 0x0030
  37. #define CM_AUTOIDLE1 CM_AUTOIDLE
  38. #define CM_AUTOIDLE2 0x0034
  39. #define CM_AUTOIDLE3 0x0038
  40. #define CM_CLKSEL 0x0040
  41. #define CM_CLKSEL1 CM_CLKSEL
  42. #define CM_CLKSEL2 0x0044
  43. #define OMAP2_CM_CLKSTCTRL 0x0048
  44. #ifndef __ASSEMBLER__
  45. #include <linux/io.h>
  46. static inline u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
  47. {
  48. return readl_relaxed(cm_base + module + idx);
  49. }
  50. static inline void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
  51. {
  52. writel_relaxed(val, cm_base + module + idx);
  53. }
  54. /* Read-modify-write a register in a CM module. Caller must lock */
  55. static inline u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
  56. s16 idx)
  57. {
  58. u32 v;
  59. v = omap2_cm_read_mod_reg(module, idx);
  60. v &= ~mask;
  61. v |= bits;
  62. omap2_cm_write_mod_reg(v, module, idx);
  63. return v;
  64. }
  65. /* Read a CM register, AND it, and shift the result down to bit 0 */
  66. static inline u32 omap2_cm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
  67. {
  68. u32 v;
  69. v = omap2_cm_read_mod_reg(domain, idx);
  70. v &= mask;
  71. v >>= __ffs(mask);
  72. return v;
  73. }
  74. static inline u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  75. {
  76. return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
  77. }
  78. static inline u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  79. {
  80. return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  81. }
  82. extern int omap2xxx_cm_apll54_enable(void);
  83. extern void omap2xxx_cm_apll54_disable(void);
  84. extern int omap2xxx_cm_apll96_enable(void);
  85. extern void omap2xxx_cm_apll96_disable(void);
  86. #endif
  87. /* CM register bits shared between 24XX and 3430 */
  88. /* CM_CLKSEL_GFX */
  89. #define OMAP_CLKSEL_GFX_SHIFT 0
  90. #define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
  91. #define OMAP_CLKSEL_GFX_WIDTH 3
  92. /* CM_ICLKEN_GFX */
  93. #define OMAP_EN_GFX_SHIFT 0
  94. #define OMAP_EN_GFX_MASK (1 << 0)
  95. /* CM_IDLEST_GFX */
  96. #define OMAP_ST_GFX_MASK (1 << 0)
  97. #endif