cm2_54xx.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * OMAP54xx CM2 instance offset macros
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Paul Walmsley (paul@pwsan.com)
  7. * Rajendra Nayak (rnayak@ti.com)
  8. * Benoit Cousson (b-cousson@ti.com)
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #ifndef __ARCH_ARM_MACH_OMAP2_CM2_54XX_H
  21. #define __ARCH_ARM_MACH_OMAP2_CM2_54XX_H
  22. /* CM2 base address */
  23. #define OMAP54XX_CM_CORE_BASE 0x4a008000
  24. #define OMAP54XX_CM_CORE_REGADDR(inst, reg) \
  25. OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE + (inst) + (reg))
  26. /* CM_CORE instances */
  27. #define OMAP54XX_CM_CORE_OCP_SOCKET_INST 0x0000
  28. #define OMAP54XX_CM_CORE_CKGEN_INST 0x0100
  29. #define OMAP54XX_CM_CORE_COREAON_INST 0x0600
  30. #define OMAP54XX_CM_CORE_CORE_INST 0x0700
  31. #define OMAP54XX_CM_CORE_IVA_INST 0x1200
  32. #define OMAP54XX_CM_CORE_CAM_INST 0x1300
  33. #define OMAP54XX_CM_CORE_DSS_INST 0x1400
  34. #define OMAP54XX_CM_CORE_GPU_INST 0x1500
  35. #define OMAP54XX_CM_CORE_L3INIT_INST 0x1600
  36. #define OMAP54XX_CM_CORE_CUSTEFUSE_INST 0x1700
  37. #define OMAP54XX_CM_CORE_RESTORE_INST 0x1e00
  38. #define OMAP54XX_CM_CORE_INSTR_INST 0x1f00
  39. /* CM_CORE clockdomain register offsets (from instance start) */
  40. #define OMAP54XX_CM_CORE_COREAON_COREAON_CDOFFS 0x0000
  41. #define OMAP54XX_CM_CORE_CORE_L3MAIN1_CDOFFS 0x0000
  42. #define OMAP54XX_CM_CORE_CORE_L3MAIN2_CDOFFS 0x0100
  43. #define OMAP54XX_CM_CORE_CORE_IPU_CDOFFS 0x0200
  44. #define OMAP54XX_CM_CORE_CORE_DMA_CDOFFS 0x0300
  45. #define OMAP54XX_CM_CORE_CORE_EMIF_CDOFFS 0x0400
  46. #define OMAP54XX_CM_CORE_CORE_C2C_CDOFFS 0x0500
  47. #define OMAP54XX_CM_CORE_CORE_L4CFG_CDOFFS 0x0600
  48. #define OMAP54XX_CM_CORE_CORE_L3INSTR_CDOFFS 0x0700
  49. #define OMAP54XX_CM_CORE_CORE_MIPIEXT_CDOFFS 0x0800
  50. #define OMAP54XX_CM_CORE_CORE_L4PER_CDOFFS 0x0900
  51. #define OMAP54XX_CM_CORE_CORE_L4SEC_CDOFFS 0x0a80
  52. #define OMAP54XX_CM_CORE_IVA_IVA_CDOFFS 0x0000
  53. #define OMAP54XX_CM_CORE_CAM_CAM_CDOFFS 0x0000
  54. #define OMAP54XX_CM_CORE_DSS_DSS_CDOFFS 0x0000
  55. #define OMAP54XX_CM_CORE_GPU_GPU_CDOFFS 0x0000
  56. #define OMAP54XX_CM_CORE_L3INIT_L3INIT_CDOFFS 0x0000
  57. #define OMAP54XX_CM_CORE_CUSTEFUSE_CUSTEFUSE_CDOFFS 0x0000
  58. /* CM_CORE */
  59. /* CM_CORE.OCP_SOCKET_CM_CORE register offsets */
  60. #define OMAP54XX_REVISION_CM_CORE_OFFSET 0x0000
  61. #define OMAP54XX_CM_CM_CORE_PROFILING_CLKCTRL_OFFSET 0x0040
  62. #define OMAP54XX_CM_CM_CORE_PROFILING_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_OCP_SOCKET_INST, 0x0040)
  63. #define OMAP54XX_CM_CORE_DEBUG_CFG_OFFSET 0x0080
  64. #define OMAP54XX_CM_CORE_DEBUG_OUT_OFFSET 0x0084
  65. /* CM_CORE.CKGEN_CM_CORE register offsets */
  66. #define OMAP54XX_CM_CLKSEL_USB_60MHZ_OFFSET 0x0004
  67. #define OMAP54XX_CM_CLKSEL_USB_60MHZ OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0004)
  68. #define OMAP54XX_CM_CLKMODE_DPLL_PER_OFFSET 0x0040
  69. #define OMAP54XX_CM_CLKMODE_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0040)
  70. #define OMAP54XX_CM_IDLEST_DPLL_PER_OFFSET 0x0044
  71. #define OMAP54XX_CM_IDLEST_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0044)
  72. #define OMAP54XX_CM_AUTOIDLE_DPLL_PER_OFFSET 0x0048
  73. #define OMAP54XX_CM_AUTOIDLE_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0048)
  74. #define OMAP54XX_CM_CLKSEL_DPLL_PER_OFFSET 0x004c
  75. #define OMAP54XX_CM_CLKSEL_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x004c)
  76. #define OMAP54XX_CM_DIV_M2_DPLL_PER_OFFSET 0x0050
  77. #define OMAP54XX_CM_DIV_M2_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0050)
  78. #define OMAP54XX_CM_DIV_M3_DPLL_PER_OFFSET 0x0054
  79. #define OMAP54XX_CM_DIV_M3_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0054)
  80. #define OMAP54XX_CM_DIV_H11_DPLL_PER_OFFSET 0x0058
  81. #define OMAP54XX_CM_DIV_H11_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0058)
  82. #define OMAP54XX_CM_DIV_H12_DPLL_PER_OFFSET 0x005c
  83. #define OMAP54XX_CM_DIV_H12_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x005c)
  84. #define OMAP54XX_CM_DIV_H13_DPLL_PER_OFFSET 0x0060
  85. #define OMAP54XX_CM_DIV_H13_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0060)
  86. #define OMAP54XX_CM_DIV_H14_DPLL_PER_OFFSET 0x0064
  87. #define OMAP54XX_CM_DIV_H14_DPLL_PER OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0064)
  88. #define OMAP54XX_CM_SSC_DELTAMSTEP_DPLL_PER_OFFSET 0x0068
  89. #define OMAP54XX_CM_SSC_MODFREQDIV_DPLL_PER_OFFSET 0x006c
  90. #define OMAP54XX_CM_CLKMODE_DPLL_USB_OFFSET 0x0080
  91. #define OMAP54XX_CM_CLKMODE_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0080)
  92. #define OMAP54XX_CM_IDLEST_DPLL_USB_OFFSET 0x0084
  93. #define OMAP54XX_CM_IDLEST_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0084)
  94. #define OMAP54XX_CM_AUTOIDLE_DPLL_USB_OFFSET 0x0088
  95. #define OMAP54XX_CM_AUTOIDLE_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0088)
  96. #define OMAP54XX_CM_CLKSEL_DPLL_USB_OFFSET 0x008c
  97. #define OMAP54XX_CM_CLKSEL_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x008c)
  98. #define OMAP54XX_CM_DIV_M2_DPLL_USB_OFFSET 0x0090
  99. #define OMAP54XX_CM_DIV_M2_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0090)
  100. #define OMAP54XX_CM_SSC_DELTAMSTEP_DPLL_USB_OFFSET 0x00a8
  101. #define OMAP54XX_CM_SSC_MODFREQDIV_DPLL_USB_OFFSET 0x00ac
  102. #define OMAP54XX_CM_CLKDCOLDO_DPLL_USB_OFFSET 0x00b4
  103. #define OMAP54XX_CM_CLKDCOLDO_DPLL_USB OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00b4)
  104. #define OMAP54XX_CM_CLKMODE_DPLL_UNIPRO2_OFFSET 0x00c0
  105. #define OMAP54XX_CM_CLKMODE_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00c0)
  106. #define OMAP54XX_CM_IDLEST_DPLL_UNIPRO2_OFFSET 0x00c4
  107. #define OMAP54XX_CM_IDLEST_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00c4)
  108. #define OMAP54XX_CM_AUTOIDLE_DPLL_UNIPRO2_OFFSET 0x00c8
  109. #define OMAP54XX_CM_AUTOIDLE_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00c8)
  110. #define OMAP54XX_CM_CLKSEL_DPLL_UNIPRO2_OFFSET 0x00cc
  111. #define OMAP54XX_CM_CLKSEL_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00cc)
  112. #define OMAP54XX_CM_DIV_M2_DPLL_UNIPRO2_OFFSET 0x00d0
  113. #define OMAP54XX_CM_DIV_M2_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00d0)
  114. #define OMAP54XX_CM_SSC_DELTAMSTEP_DPLL_UNIPRO2_OFFSET 0x00e8
  115. #define OMAP54XX_CM_SSC_MODFREQDIV_DPLL_UNIPRO2_OFFSET 0x00ec
  116. #define OMAP54XX_CM_CLKDCOLDO_DPLL_UNIPRO2_OFFSET 0x00f4
  117. #define OMAP54XX_CM_CLKDCOLDO_DPLL_UNIPRO2 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x00f4)
  118. #define OMAP54XX_CM_CLKMODE_DPLL_UNIPRO1_OFFSET 0x0100
  119. #define OMAP54XX_CM_CLKMODE_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0100)
  120. #define OMAP54XX_CM_IDLEST_DPLL_UNIPRO1_OFFSET 0x0104
  121. #define OMAP54XX_CM_IDLEST_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0104)
  122. #define OMAP54XX_CM_AUTOIDLE_DPLL_UNIPRO1_OFFSET 0x0108
  123. #define OMAP54XX_CM_AUTOIDLE_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0108)
  124. #define OMAP54XX_CM_CLKSEL_DPLL_UNIPRO1_OFFSET 0x010c
  125. #define OMAP54XX_CM_CLKSEL_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x010c)
  126. #define OMAP54XX_CM_DIV_M2_DPLL_UNIPRO1_OFFSET 0x0110
  127. #define OMAP54XX_CM_DIV_M2_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0110)
  128. #define OMAP54XX_CM_SSC_DELTAMSTEP_DPLL_UNIPRO1_OFFSET 0x0128
  129. #define OMAP54XX_CM_SSC_MODFREQDIV_DPLL_UNIPRO1_OFFSET 0x012c
  130. #define OMAP54XX_CM_CLKDCOLDO_DPLL_UNIPRO1_OFFSET 0x0134
  131. #define OMAP54XX_CM_CLKDCOLDO_DPLL_UNIPRO1 OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CKGEN_INST, 0x0134)
  132. /* CM_CORE.COREAON_CM_CORE register offsets */
  133. #define OMAP54XX_CM_COREAON_CLKSTCTRL_OFFSET 0x0000
  134. #define OMAP54XX_CM_COREAON_SMARTREFLEX_MPU_CLKCTRL_OFFSET 0x0028
  135. #define OMAP54XX_CM_COREAON_SMARTREFLEX_MPU_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_COREAON_INST, 0x0028)
  136. #define OMAP54XX_CM_COREAON_SMARTREFLEX_MM_CLKCTRL_OFFSET 0x0030
  137. #define OMAP54XX_CM_COREAON_SMARTREFLEX_MM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_COREAON_INST, 0x0030)
  138. #define OMAP54XX_CM_COREAON_SMARTREFLEX_CORE_CLKCTRL_OFFSET 0x0038
  139. #define OMAP54XX_CM_COREAON_SMARTREFLEX_CORE_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_COREAON_INST, 0x0038)
  140. #define OMAP54XX_CM_COREAON_USB_PHY_CORE_CLKCTRL_OFFSET 0x0040
  141. #define OMAP54XX_CM_COREAON_USB_PHY_CORE_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_COREAON_INST, 0x0040)
  142. #define OMAP54XX_CM_COREAON_IO_SRCOMP_CLKCTRL_OFFSET 0x0050
  143. #define OMAP54XX_CM_COREAON_IO_SRCOMP_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_COREAON_INST, 0x0050)
  144. /* CM_CORE.CORE_CM_CORE register offsets */
  145. #define OMAP54XX_CM_L3MAIN1_CLKSTCTRL_OFFSET 0x0000
  146. #define OMAP54XX_CM_L3MAIN1_DYNAMICDEP_OFFSET 0x0008
  147. #define OMAP54XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET 0x0020
  148. #define OMAP54XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0020)
  149. #define OMAP54XX_CM_L3MAIN2_CLKSTCTRL_OFFSET 0x0100
  150. #define OMAP54XX_CM_L3MAIN2_DYNAMICDEP_OFFSET 0x0108
  151. #define OMAP54XX_CM_L3MAIN2_L3_MAIN_2_CLKCTRL_OFFSET 0x0120
  152. #define OMAP54XX_CM_L3MAIN2_L3_MAIN_2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0120)
  153. #define OMAP54XX_CM_L3MAIN2_GPMC_CLKCTRL_OFFSET 0x0128
  154. #define OMAP54XX_CM_L3MAIN2_GPMC_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0128)
  155. #define OMAP54XX_CM_L3MAIN2_OCMC_RAM_CLKCTRL_OFFSET 0x0130
  156. #define OMAP54XX_CM_L3MAIN2_OCMC_RAM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0130)
  157. #define OMAP54XX_CM_IPU_CLKSTCTRL_OFFSET 0x0200
  158. #define OMAP54XX_CM_IPU_STATICDEP_OFFSET 0x0204
  159. #define OMAP54XX_CM_IPU_DYNAMICDEP_OFFSET 0x0208
  160. #define OMAP54XX_CM_IPU_IPU_CLKCTRL_OFFSET 0x0220
  161. #define OMAP54XX_CM_IPU_IPU_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0220)
  162. #define OMAP54XX_CM_DMA_CLKSTCTRL_OFFSET 0x0300
  163. #define OMAP54XX_CM_DMA_STATICDEP_OFFSET 0x0304
  164. #define OMAP54XX_CM_DMA_DYNAMICDEP_OFFSET 0x0308
  165. #define OMAP54XX_CM_DMA_DMA_SYSTEM_CLKCTRL_OFFSET 0x0320
  166. #define OMAP54XX_CM_DMA_DMA_SYSTEM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0320)
  167. #define OMAP54XX_CM_EMIF_CLKSTCTRL_OFFSET 0x0400
  168. #define OMAP54XX_CM_EMIF_DMM_CLKCTRL_OFFSET 0x0420
  169. #define OMAP54XX_CM_EMIF_DMM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0420)
  170. #define OMAP54XX_CM_EMIF_EMIF_OCP_FW_CLKCTRL_OFFSET 0x0428
  171. #define OMAP54XX_CM_EMIF_EMIF_OCP_FW_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0428)
  172. #define OMAP54XX_CM_EMIF_EMIF1_CLKCTRL_OFFSET 0x0430
  173. #define OMAP54XX_CM_EMIF_EMIF1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0430)
  174. #define OMAP54XX_CM_EMIF_EMIF2_CLKCTRL_OFFSET 0x0438
  175. #define OMAP54XX_CM_EMIF_EMIF2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0438)
  176. #define OMAP54XX_CM_EMIF_EMIF_DLL_CLKCTRL_OFFSET 0x0440
  177. #define OMAP54XX_CM_EMIF_EMIF_DLL_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0440)
  178. #define OMAP54XX_CM_C2C_CLKSTCTRL_OFFSET 0x0500
  179. #define OMAP54XX_CM_C2C_STATICDEP_OFFSET 0x0504
  180. #define OMAP54XX_CM_C2C_DYNAMICDEP_OFFSET 0x0508
  181. #define OMAP54XX_CM_C2C_C2C_CLKCTRL_OFFSET 0x0520
  182. #define OMAP54XX_CM_C2C_C2C_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0520)
  183. #define OMAP54XX_CM_C2C_MODEM_ICR_CLKCTRL_OFFSET 0x0528
  184. #define OMAP54XX_CM_C2C_MODEM_ICR_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0528)
  185. #define OMAP54XX_CM_C2C_C2C_OCP_FW_CLKCTRL_OFFSET 0x0530
  186. #define OMAP54XX_CM_C2C_C2C_OCP_FW_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0530)
  187. #define OMAP54XX_CM_L4CFG_CLKSTCTRL_OFFSET 0x0600
  188. #define OMAP54XX_CM_L4CFG_DYNAMICDEP_OFFSET 0x0608
  189. #define OMAP54XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET 0x0620
  190. #define OMAP54XX_CM_L4CFG_L4_CFG_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0620)
  191. #define OMAP54XX_CM_L4CFG_SPINLOCK_CLKCTRL_OFFSET 0x0628
  192. #define OMAP54XX_CM_L4CFG_SPINLOCK_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0628)
  193. #define OMAP54XX_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET 0x0630
  194. #define OMAP54XX_CM_L4CFG_MAILBOX_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0630)
  195. #define OMAP54XX_CM_L4CFG_SAR_ROM_CLKCTRL_OFFSET 0x0638
  196. #define OMAP54XX_CM_L4CFG_SAR_ROM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0638)
  197. #define OMAP54XX_CM_L4CFG_OCP2SCP2_CLKCTRL_OFFSET 0x0640
  198. #define OMAP54XX_CM_L4CFG_OCP2SCP2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0640)
  199. #define OMAP54XX_CM_L3INSTR_CLKSTCTRL_OFFSET 0x0700
  200. #define OMAP54XX_CM_L3INSTR_L3_MAIN_3_CLKCTRL_OFFSET 0x0720
  201. #define OMAP54XX_CM_L3INSTR_L3_MAIN_3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0720)
  202. #define OMAP54XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET 0x0728
  203. #define OMAP54XX_CM_L3INSTR_L3_INSTR_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0728)
  204. #define OMAP54XX_CM_L3INSTR_OCP_WP_NOC_CLKCTRL_OFFSET 0x0740
  205. #define OMAP54XX_CM_L3INSTR_OCP_WP_NOC_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0740)
  206. #define OMAP54XX_CM_L3INSTR_DLL_AGING_CLKCTRL_OFFSET 0x0748
  207. #define OMAP54XX_CM_L3INSTR_DLL_AGING_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0748)
  208. #define OMAP54XX_CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL_OFFSET 0x0750
  209. #define OMAP54XX_CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0750)
  210. #define OMAP54XX_CM_MIPIEXT_CLKSTCTRL_OFFSET 0x0800
  211. #define OMAP54XX_CM_MIPIEXT_STATICDEP_OFFSET 0x0804
  212. #define OMAP54XX_CM_MIPIEXT_DYNAMICDEP_OFFSET 0x0808
  213. #define OMAP54XX_CM_MIPIEXT_LLI_CLKCTRL_OFFSET 0x0820
  214. #define OMAP54XX_CM_MIPIEXT_LLI_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0820)
  215. #define OMAP54XX_CM_MIPIEXT_LLI_OCP_FW_CLKCTRL_OFFSET 0x0828
  216. #define OMAP54XX_CM_MIPIEXT_LLI_OCP_FW_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0828)
  217. #define OMAP54XX_CM_MIPIEXT_MPHY_CLKCTRL_OFFSET 0x0830
  218. #define OMAP54XX_CM_MIPIEXT_MPHY_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0830)
  219. #define OMAP54XX_CM_L4PER_CLKSTCTRL_OFFSET 0x0900
  220. #define OMAP54XX_CM_L4PER_DYNAMICDEP_OFFSET 0x0908
  221. #define OMAP54XX_CM_L4PER_TIMER10_CLKCTRL_OFFSET 0x0928
  222. #define OMAP54XX_CM_L4PER_TIMER10_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0928)
  223. #define OMAP54XX_CM_L4PER_TIMER11_CLKCTRL_OFFSET 0x0930
  224. #define OMAP54XX_CM_L4PER_TIMER11_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0930)
  225. #define OMAP54XX_CM_L4PER_TIMER2_CLKCTRL_OFFSET 0x0938
  226. #define OMAP54XX_CM_L4PER_TIMER2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0938)
  227. #define OMAP54XX_CM_L4PER_TIMER3_CLKCTRL_OFFSET 0x0940
  228. #define OMAP54XX_CM_L4PER_TIMER3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0940)
  229. #define OMAP54XX_CM_L4PER_TIMER4_CLKCTRL_OFFSET 0x0948
  230. #define OMAP54XX_CM_L4PER_TIMER4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0948)
  231. #define OMAP54XX_CM_L4PER_TIMER9_CLKCTRL_OFFSET 0x0950
  232. #define OMAP54XX_CM_L4PER_TIMER9_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0950)
  233. #define OMAP54XX_CM_L4PER_ELM_CLKCTRL_OFFSET 0x0958
  234. #define OMAP54XX_CM_L4PER_ELM_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0958)
  235. #define OMAP54XX_CM_L4PER_GPIO2_CLKCTRL_OFFSET 0x0960
  236. #define OMAP54XX_CM_L4PER_GPIO2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0960)
  237. #define OMAP54XX_CM_L4PER_GPIO3_CLKCTRL_OFFSET 0x0968
  238. #define OMAP54XX_CM_L4PER_GPIO3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0968)
  239. #define OMAP54XX_CM_L4PER_GPIO4_CLKCTRL_OFFSET 0x0970
  240. #define OMAP54XX_CM_L4PER_GPIO4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0970)
  241. #define OMAP54XX_CM_L4PER_GPIO5_CLKCTRL_OFFSET 0x0978
  242. #define OMAP54XX_CM_L4PER_GPIO5_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0978)
  243. #define OMAP54XX_CM_L4PER_GPIO6_CLKCTRL_OFFSET 0x0980
  244. #define OMAP54XX_CM_L4PER_GPIO6_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0980)
  245. #define OMAP54XX_CM_L4PER_HDQ1W_CLKCTRL_OFFSET 0x0988
  246. #define OMAP54XX_CM_L4PER_HDQ1W_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0988)
  247. #define OMAP54XX_CM_L4PER_I2C1_CLKCTRL_OFFSET 0x09a0
  248. #define OMAP54XX_CM_L4PER_I2C1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09a0)
  249. #define OMAP54XX_CM_L4PER_I2C2_CLKCTRL_OFFSET 0x09a8
  250. #define OMAP54XX_CM_L4PER_I2C2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09a8)
  251. #define OMAP54XX_CM_L4PER_I2C3_CLKCTRL_OFFSET 0x09b0
  252. #define OMAP54XX_CM_L4PER_I2C3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09b0)
  253. #define OMAP54XX_CM_L4PER_I2C4_CLKCTRL_OFFSET 0x09b8
  254. #define OMAP54XX_CM_L4PER_I2C4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09b8)
  255. #define OMAP54XX_CM_L4PER_L4_PER_CLKCTRL_OFFSET 0x09c0
  256. #define OMAP54XX_CM_L4PER_L4_PER_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09c0)
  257. #define OMAP54XX_CM_L4PER_MCSPI1_CLKCTRL_OFFSET 0x09f0
  258. #define OMAP54XX_CM_L4PER_MCSPI1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09f0)
  259. #define OMAP54XX_CM_L4PER_MCSPI2_CLKCTRL_OFFSET 0x09f8
  260. #define OMAP54XX_CM_L4PER_MCSPI2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x09f8)
  261. #define OMAP54XX_CM_L4PER_MCSPI3_CLKCTRL_OFFSET 0x0a00
  262. #define OMAP54XX_CM_L4PER_MCSPI3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a00)
  263. #define OMAP54XX_CM_L4PER_MCSPI4_CLKCTRL_OFFSET 0x0a08
  264. #define OMAP54XX_CM_L4PER_MCSPI4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a08)
  265. #define OMAP54XX_CM_L4PER_GPIO7_CLKCTRL_OFFSET 0x0a10
  266. #define OMAP54XX_CM_L4PER_GPIO7_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a10)
  267. #define OMAP54XX_CM_L4PER_GPIO8_CLKCTRL_OFFSET 0x0a18
  268. #define OMAP54XX_CM_L4PER_GPIO8_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a18)
  269. #define OMAP54XX_CM_L4PER_MMC3_CLKCTRL_OFFSET 0x0a20
  270. #define OMAP54XX_CM_L4PER_MMC3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a20)
  271. #define OMAP54XX_CM_L4PER_MMC4_CLKCTRL_OFFSET 0x0a28
  272. #define OMAP54XX_CM_L4PER_MMC4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a28)
  273. #define OMAP54XX_CM_L4PER_UART1_CLKCTRL_OFFSET 0x0a40
  274. #define OMAP54XX_CM_L4PER_UART1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a40)
  275. #define OMAP54XX_CM_L4PER_UART2_CLKCTRL_OFFSET 0x0a48
  276. #define OMAP54XX_CM_L4PER_UART2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a48)
  277. #define OMAP54XX_CM_L4PER_UART3_CLKCTRL_OFFSET 0x0a50
  278. #define OMAP54XX_CM_L4PER_UART3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a50)
  279. #define OMAP54XX_CM_L4PER_UART4_CLKCTRL_OFFSET 0x0a58
  280. #define OMAP54XX_CM_L4PER_UART4_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a58)
  281. #define OMAP54XX_CM_L4PER_MMC5_CLKCTRL_OFFSET 0x0a60
  282. #define OMAP54XX_CM_L4PER_MMC5_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a60)
  283. #define OMAP54XX_CM_L4PER_I2C5_CLKCTRL_OFFSET 0x0a68
  284. #define OMAP54XX_CM_L4PER_I2C5_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a68)
  285. #define OMAP54XX_CM_L4PER_UART5_CLKCTRL_OFFSET 0x0a70
  286. #define OMAP54XX_CM_L4PER_UART5_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a70)
  287. #define OMAP54XX_CM_L4PER_UART6_CLKCTRL_OFFSET 0x0a78
  288. #define OMAP54XX_CM_L4PER_UART6_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0a78)
  289. #define OMAP54XX_CM_L4SEC_CLKSTCTRL_OFFSET 0x0a80
  290. #define OMAP54XX_CM_L4SEC_STATICDEP_OFFSET 0x0a84
  291. #define OMAP54XX_CM_L4SEC_DYNAMICDEP_OFFSET 0x0a88
  292. #define OMAP54XX_CM_L4SEC_AES1_CLKCTRL_OFFSET 0x0aa0
  293. #define OMAP54XX_CM_L4SEC_AES1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0aa0)
  294. #define OMAP54XX_CM_L4SEC_AES2_CLKCTRL_OFFSET 0x0aa8
  295. #define OMAP54XX_CM_L4SEC_AES2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0aa8)
  296. #define OMAP54XX_CM_L4SEC_DES3DES_CLKCTRL_OFFSET 0x0ab0
  297. #define OMAP54XX_CM_L4SEC_DES3DES_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0ab0)
  298. #define OMAP54XX_CM_L4SEC_FPKA_CLKCTRL_OFFSET 0x0ab8
  299. #define OMAP54XX_CM_L4SEC_FPKA_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0ab8)
  300. #define OMAP54XX_CM_L4SEC_RNG_CLKCTRL_OFFSET 0x0ac0
  301. #define OMAP54XX_CM_L4SEC_RNG_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0ac0)
  302. #define OMAP54XX_CM_L4SEC_SHA2MD5_CLKCTRL_OFFSET 0x0ac8
  303. #define OMAP54XX_CM_L4SEC_SHA2MD5_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0ac8)
  304. #define OMAP54XX_CM_L4SEC_DMA_CRYPTO_CLKCTRL_OFFSET 0x0ad8
  305. #define OMAP54XX_CM_L4SEC_DMA_CRYPTO_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CORE_INST, 0x0ad8)
  306. /* CM_CORE.IVA_CM_CORE register offsets */
  307. #define OMAP54XX_CM_IVA_CLKSTCTRL_OFFSET 0x0000
  308. #define OMAP54XX_CM_IVA_STATICDEP_OFFSET 0x0004
  309. #define OMAP54XX_CM_IVA_DYNAMICDEP_OFFSET 0x0008
  310. #define OMAP54XX_CM_IVA_IVA_CLKCTRL_OFFSET 0x0020
  311. #define OMAP54XX_CM_IVA_IVA_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_IVA_INST, 0x0020)
  312. #define OMAP54XX_CM_IVA_SL2_CLKCTRL_OFFSET 0x0028
  313. #define OMAP54XX_CM_IVA_SL2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_IVA_INST, 0x0028)
  314. /* CM_CORE.CAM_CM_CORE register offsets */
  315. #define OMAP54XX_CM_CAM_CLKSTCTRL_OFFSET 0x0000
  316. #define OMAP54XX_CM_CAM_STATICDEP_OFFSET 0x0004
  317. #define OMAP54XX_CM_CAM_DYNAMICDEP_OFFSET 0x0008
  318. #define OMAP54XX_CM_CAM_ISS_CLKCTRL_OFFSET 0x0020
  319. #define OMAP54XX_CM_CAM_ISS_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CAM_INST, 0x0020)
  320. #define OMAP54XX_CM_CAM_FDIF_CLKCTRL_OFFSET 0x0028
  321. #define OMAP54XX_CM_CAM_FDIF_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CAM_INST, 0x0028)
  322. #define OMAP54XX_CM_CAM_CAL_CLKCTRL_OFFSET 0x0030
  323. #define OMAP54XX_CM_CAM_CAL_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CAM_INST, 0x0030)
  324. /* CM_CORE.DSS_CM_CORE register offsets */
  325. #define OMAP54XX_CM_DSS_CLKSTCTRL_OFFSET 0x0000
  326. #define OMAP54XX_CM_DSS_STATICDEP_OFFSET 0x0004
  327. #define OMAP54XX_CM_DSS_DYNAMICDEP_OFFSET 0x0008
  328. #define OMAP54XX_CM_DSS_DSS_CLKCTRL_OFFSET 0x0020
  329. #define OMAP54XX_CM_DSS_DSS_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_DSS_INST, 0x0020)
  330. #define OMAP54XX_CM_DSS_BB2D_CLKCTRL_OFFSET 0x0030
  331. #define OMAP54XX_CM_DSS_BB2D_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_DSS_INST, 0x0030)
  332. /* CM_CORE.GPU_CM_CORE register offsets */
  333. #define OMAP54XX_CM_GPU_CLKSTCTRL_OFFSET 0x0000
  334. #define OMAP54XX_CM_GPU_STATICDEP_OFFSET 0x0004
  335. #define OMAP54XX_CM_GPU_DYNAMICDEP_OFFSET 0x0008
  336. #define OMAP54XX_CM_GPU_GPU_CLKCTRL_OFFSET 0x0020
  337. #define OMAP54XX_CM_GPU_GPU_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_GPU_INST, 0x0020)
  338. /* CM_CORE.L3INIT_CM_CORE register offsets */
  339. #define OMAP54XX_CM_L3INIT_CLKSTCTRL_OFFSET 0x0000
  340. #define OMAP54XX_CM_L3INIT_STATICDEP_OFFSET 0x0004
  341. #define OMAP54XX_CM_L3INIT_DYNAMICDEP_OFFSET 0x0008
  342. #define OMAP54XX_CM_L3INIT_MMC1_CLKCTRL_OFFSET 0x0028
  343. #define OMAP54XX_CM_L3INIT_MMC1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0028)
  344. #define OMAP54XX_CM_L3INIT_MMC2_CLKCTRL_OFFSET 0x0030
  345. #define OMAP54XX_CM_L3INIT_MMC2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0030)
  346. #define OMAP54XX_CM_L3INIT_HSI_CLKCTRL_OFFSET 0x0038
  347. #define OMAP54XX_CM_L3INIT_HSI_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0038)
  348. #define OMAP54XX_CM_L3INIT_UNIPRO2_CLKCTRL_OFFSET 0x0040
  349. #define OMAP54XX_CM_L3INIT_UNIPRO2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0040)
  350. #define OMAP54XX_CM_L3INIT_MPHY_UNIPRO2_CLKCTRL_OFFSET 0x0048
  351. #define OMAP54XX_CM_L3INIT_MPHY_UNIPRO2_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0048)
  352. #define OMAP54XX_CM_L3INIT_USB_HOST_HS_CLKCTRL_OFFSET 0x0058
  353. #define OMAP54XX_CM_L3INIT_USB_HOST_HS_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0058)
  354. #define OMAP54XX_CM_L3INIT_USB_TLL_HS_CLKCTRL_OFFSET 0x0068
  355. #define OMAP54XX_CM_L3INIT_USB_TLL_HS_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0068)
  356. #define OMAP54XX_CM_L3INIT_IEEE1500_2_OCP_CLKCTRL_OFFSET 0x0078
  357. #define OMAP54XX_CM_L3INIT_IEEE1500_2_OCP_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0078)
  358. #define OMAP54XX_CM_L3INIT_SATA_CLKCTRL_OFFSET 0x0088
  359. #define OMAP54XX_CM_L3INIT_SATA_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x0088)
  360. #define OMAP54XX_CM_L3INIT_OCP2SCP1_CLKCTRL_OFFSET 0x00e0
  361. #define OMAP54XX_CM_L3INIT_OCP2SCP1_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x00e0)
  362. #define OMAP54XX_CM_L3INIT_OCP2SCP3_CLKCTRL_OFFSET 0x00e8
  363. #define OMAP54XX_CM_L3INIT_OCP2SCP3_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x00e8)
  364. #define OMAP54XX_CM_L3INIT_USB_OTG_SS_CLKCTRL_OFFSET 0x00f0
  365. #define OMAP54XX_CM_L3INIT_USB_OTG_SS_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_L3INIT_INST, 0x00f0)
  366. /* CM_CORE.CUSTEFUSE_CM_CORE register offsets */
  367. #define OMAP54XX_CM_CUSTEFUSE_CLKSTCTRL_OFFSET 0x0000
  368. #define OMAP54XX_CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL_OFFSET 0x0020
  369. #define OMAP54XX_CM_CUSTEFUSE_EFUSE_CTRL_CUST_CLKCTRL OMAP54XX_CM_CORE_REGADDR(OMAP54XX_CM_CORE_CUSTEFUSE_INST, 0x0020)
  370. #endif