cm-regbits-33xx.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /*
  2. * AM33XX Power Management register bits
  3. *
  4. * This file is automatically generated from the AM33XX hardware databases.
  5. * Vaibhav Hiremath <hvaibhav@ti.com>
  6. *
  7. * Copyright (C) 2011-2012 Texas Instruments Incorporated - http://www.ti.com/
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation version 2.
  12. *
  13. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  14. * kind, whether express or implied; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  19. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_33XX_H
  20. #define AM33XX_CLKOUT2DIV_SHIFT 3
  21. #define AM33XX_CLKOUT2DIV_WIDTH 3
  22. #define AM33XX_CLKOUT2EN_SHIFT 7
  23. #define AM33XX_CLKOUT2SOURCE_MASK (0x7 << 0)
  24. #define AM33XX_CLKSEL_0_0_SHIFT 0
  25. #define AM33XX_CLKSEL_0_0_WIDTH 1
  26. #define AM33XX_CLKSEL_0_0_MASK (1 << 0)
  27. #define AM33XX_CLKSEL_0_1_MASK (3 << 0)
  28. #define AM33XX_CLKSEL_0_2_MASK (7 << 0)
  29. #define AM33XX_CLKSEL_GFX_FCLK_MASK (1 << 1)
  30. #define AM33XX_CLKTRCTRL_SHIFT 0
  31. #define AM33XX_CLKTRCTRL_MASK (0x3 << 0)
  32. #define AM33XX_DPLL_CLKOUT_DIV_SHIFT 0
  33. #define AM33XX_DPLL_CLKOUT_DIV_WIDTH 5
  34. #define AM33XX_DPLL_DIV_MASK (0x7f << 0)
  35. #define AM33XX_DPLL_PER_DIV_MASK (0xff << 0)
  36. #define AM33XX_DPLL_EN_MASK (0x7 << 0)
  37. #define AM33XX_DPLL_MULT_MASK (0x7ff << 8)
  38. #define AM33XX_DPLL_MULT_PERIPH_MASK (0xfff << 8)
  39. #define AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
  40. #define AM33XX_HSDIVIDER_CLKOUT1_DIV_WIDTH 5
  41. #define AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
  42. #define AM33XX_HSDIVIDER_CLKOUT2_DIV_WIDTH 5
  43. #define AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
  44. #define AM33XX_HSDIVIDER_CLKOUT3_DIV_WIDTH 5
  45. #define AM33XX_IDLEST_SHIFT 16
  46. #define AM33XX_IDLEST_MASK (0x3 << 16)
  47. #define AM33XX_MODULEMODE_SHIFT 0
  48. #define AM33XX_MODULEMODE_MASK (0x3 << 0)
  49. #define AM33XX_OPTCLK_DEBUG_CLKA_SHIFT 30
  50. #define AM33XX_OPTFCLKEN_DBGSYSCLK_SHIFT 19
  51. #define AM33XX_OPTFCLKEN_GPIO0_GDBCLK_SHIFT 18
  52. #define AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT 18
  53. #define AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT 18
  54. #define AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT 18
  55. #define AM33XX_STM_PMD_CLKDIVSEL_SHIFT 27
  56. #define AM33XX_STM_PMD_CLKDIVSEL_WIDTH 3
  57. #define AM33XX_STM_PMD_CLKSEL_SHIFT 22
  58. #define AM33XX_STM_PMD_CLKSEL_WIDTH 2
  59. #define AM33XX_ST_DPLL_CLK_MASK (1 << 0)
  60. #define AM33XX_ST_DPLL_CLKDCOLDO_SHIFT 8
  61. #define AM33XX_TRC_PMD_CLKDIVSEL_SHIFT 24
  62. #define AM33XX_TRC_PMD_CLKDIVSEL_WIDTH 3
  63. #define AM33XX_TRC_PMD_CLKSEL_SHIFT 20
  64. #define AM33XX_TRC_PMD_CLKSEL_WIDTH 2
  65. #endif