pm-imx6.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * Copyright 2011-2014 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/irq.h>
  16. #include <linux/genalloc.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/regmap.h>
  23. #include <linux/suspend.h>
  24. #include <asm/cacheflush.h>
  25. #include <asm/fncpy.h>
  26. #include <asm/proc-fns.h>
  27. #include <asm/suspend.h>
  28. #include <asm/tlb.h>
  29. #include "common.h"
  30. #include "hardware.h"
  31. #define CCR 0x0
  32. #define BM_CCR_WB_COUNT (0x7 << 16)
  33. #define BM_CCR_RBC_BYPASS_COUNT (0x3f << 21)
  34. #define BM_CCR_RBC_EN (0x1 << 27)
  35. #define CLPCR 0x54
  36. #define BP_CLPCR_LPM 0
  37. #define BM_CLPCR_LPM (0x3 << 0)
  38. #define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
  39. #define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
  40. #define BM_CLPCR_SBYOS (0x1 << 6)
  41. #define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
  42. #define BM_CLPCR_VSTBY (0x1 << 8)
  43. #define BP_CLPCR_STBY_COUNT 9
  44. #define BM_CLPCR_STBY_COUNT (0x3 << 9)
  45. #define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
  46. #define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
  47. #define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
  48. #define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
  49. #define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
  50. #define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
  51. #define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
  52. #define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
  53. #define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
  54. #define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
  55. #define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
  56. #define CGPR 0x64
  57. #define BM_CGPR_INT_MEM_CLK_LPM (0x1 << 17)
  58. #define MX6Q_SUSPEND_OCRAM_SIZE 0x1000
  59. #define MX6_MAX_MMDC_IO_NUM 33
  60. static void __iomem *ccm_base;
  61. static void __iomem *suspend_ocram_base;
  62. static void (*imx6_suspend_in_ocram_fn)(void __iomem *ocram_vbase);
  63. /*
  64. * suspend ocram space layout:
  65. * ======================== high address ======================
  66. * .
  67. * .
  68. * .
  69. * ^
  70. * ^
  71. * ^
  72. * imx6_suspend code
  73. * PM_INFO structure(imx6_cpu_pm_info)
  74. * ======================== low address =======================
  75. */
  76. struct imx6_pm_base {
  77. phys_addr_t pbase;
  78. void __iomem *vbase;
  79. };
  80. struct imx6_pm_socdata {
  81. u32 ddr_type;
  82. const char *mmdc_compat;
  83. const char *src_compat;
  84. const char *iomuxc_compat;
  85. const char *gpc_compat;
  86. const char *pl310_compat;
  87. const u32 mmdc_io_num;
  88. const u32 *mmdc_io_offset;
  89. };
  90. static const u32 imx6q_mmdc_io_offset[] __initconst = {
  91. 0x5ac, 0x5b4, 0x528, 0x520, /* DQM0 ~ DQM3 */
  92. 0x514, 0x510, 0x5bc, 0x5c4, /* DQM4 ~ DQM7 */
  93. 0x56c, 0x578, 0x588, 0x594, /* CAS, RAS, SDCLK_0, SDCLK_1 */
  94. 0x5a8, 0x5b0, 0x524, 0x51c, /* SDQS0 ~ SDQS3 */
  95. 0x518, 0x50c, 0x5b8, 0x5c0, /* SDQS4 ~ SDQS7 */
  96. 0x784, 0x788, 0x794, 0x79c, /* GPR_B0DS ~ GPR_B3DS */
  97. 0x7a0, 0x7a4, 0x7a8, 0x748, /* GPR_B4DS ~ GPR_B7DS */
  98. 0x59c, 0x5a0, 0x750, 0x774, /* SODT0, SODT1, MODE_CTL, MODE */
  99. 0x74c, /* GPR_ADDS */
  100. };
  101. static const u32 imx6dl_mmdc_io_offset[] __initconst = {
  102. 0x470, 0x474, 0x478, 0x47c, /* DQM0 ~ DQM3 */
  103. 0x480, 0x484, 0x488, 0x48c, /* DQM4 ~ DQM7 */
  104. 0x464, 0x490, 0x4ac, 0x4b0, /* CAS, RAS, SDCLK_0, SDCLK_1 */
  105. 0x4bc, 0x4c0, 0x4c4, 0x4c8, /* DRAM_SDQS0 ~ DRAM_SDQS3 */
  106. 0x4cc, 0x4d0, 0x4d4, 0x4d8, /* DRAM_SDQS4 ~ DRAM_SDQS7 */
  107. 0x764, 0x770, 0x778, 0x77c, /* GPR_B0DS ~ GPR_B3DS */
  108. 0x780, 0x784, 0x78c, 0x748, /* GPR_B4DS ~ GPR_B7DS */
  109. 0x4b4, 0x4b8, 0x750, 0x760, /* SODT0, SODT1, MODE_CTL, MODE */
  110. 0x74c, /* GPR_ADDS */
  111. };
  112. static const u32 imx6sl_mmdc_io_offset[] __initconst = {
  113. 0x30c, 0x310, 0x314, 0x318, /* DQM0 ~ DQM3 */
  114. 0x5c4, 0x5cc, 0x5d4, 0x5d8, /* GPR_B0DS ~ GPR_B3DS */
  115. 0x300, 0x31c, 0x338, 0x5ac, /* CAS, RAS, SDCLK_0, GPR_ADDS */
  116. 0x33c, 0x340, 0x5b0, 0x5c0, /* SODT0, SODT1, MODE_CTL, MODE */
  117. 0x330, 0x334, 0x320, /* SDCKE0, SDCKE1, RESET */
  118. };
  119. static const u32 imx6sx_mmdc_io_offset[] __initconst = {
  120. 0x2ec, 0x2f0, 0x2f4, 0x2f8, /* DQM0 ~ DQM3 */
  121. 0x60c, 0x610, 0x61c, 0x620, /* GPR_B0DS ~ GPR_B3DS */
  122. 0x300, 0x2fc, 0x32c, 0x5f4, /* CAS, RAS, SDCLK_0, GPR_ADDS */
  123. 0x310, 0x314, 0x5f8, 0x608, /* SODT0, SODT1, MODE_CTL, MODE */
  124. 0x330, 0x334, 0x338, 0x33c, /* SDQS0 ~ SDQS3 */
  125. };
  126. static const u32 imx6ul_mmdc_io_offset[] __initconst = {
  127. 0x244, 0x248, 0x24c, 0x250, /* DQM0, DQM1, RAS, CAS */
  128. 0x27c, 0x498, 0x4a4, 0x490, /* SDCLK0, GPR_B0DS-B1DS, GPR_ADDS */
  129. 0x280, 0x284, 0x260, 0x264, /* SDQS0~1, SODT0, SODT1 */
  130. 0x494, 0x4b0, /* MODE_CTL, MODE, */
  131. };
  132. static const struct imx6_pm_socdata imx6q_pm_data __initconst = {
  133. .mmdc_compat = "fsl,imx6q-mmdc",
  134. .src_compat = "fsl,imx6q-src",
  135. .iomuxc_compat = "fsl,imx6q-iomuxc",
  136. .gpc_compat = "fsl,imx6q-gpc",
  137. .pl310_compat = "arm,pl310-cache",
  138. .mmdc_io_num = ARRAY_SIZE(imx6q_mmdc_io_offset),
  139. .mmdc_io_offset = imx6q_mmdc_io_offset,
  140. };
  141. static const struct imx6_pm_socdata imx6dl_pm_data __initconst = {
  142. .mmdc_compat = "fsl,imx6q-mmdc",
  143. .src_compat = "fsl,imx6q-src",
  144. .iomuxc_compat = "fsl,imx6dl-iomuxc",
  145. .gpc_compat = "fsl,imx6q-gpc",
  146. .pl310_compat = "arm,pl310-cache",
  147. .mmdc_io_num = ARRAY_SIZE(imx6dl_mmdc_io_offset),
  148. .mmdc_io_offset = imx6dl_mmdc_io_offset,
  149. };
  150. static const struct imx6_pm_socdata imx6sl_pm_data __initconst = {
  151. .mmdc_compat = "fsl,imx6sl-mmdc",
  152. .src_compat = "fsl,imx6sl-src",
  153. .iomuxc_compat = "fsl,imx6sl-iomuxc",
  154. .gpc_compat = "fsl,imx6sl-gpc",
  155. .pl310_compat = "arm,pl310-cache",
  156. .mmdc_io_num = ARRAY_SIZE(imx6sl_mmdc_io_offset),
  157. .mmdc_io_offset = imx6sl_mmdc_io_offset,
  158. };
  159. static const struct imx6_pm_socdata imx6sx_pm_data __initconst = {
  160. .mmdc_compat = "fsl,imx6sx-mmdc",
  161. .src_compat = "fsl,imx6sx-src",
  162. .iomuxc_compat = "fsl,imx6sx-iomuxc",
  163. .gpc_compat = "fsl,imx6sx-gpc",
  164. .pl310_compat = "arm,pl310-cache",
  165. .mmdc_io_num = ARRAY_SIZE(imx6sx_mmdc_io_offset),
  166. .mmdc_io_offset = imx6sx_mmdc_io_offset,
  167. };
  168. static const struct imx6_pm_socdata imx6ul_pm_data __initconst = {
  169. .mmdc_compat = "fsl,imx6ul-mmdc",
  170. .src_compat = "fsl,imx6ul-src",
  171. .iomuxc_compat = "fsl,imx6ul-iomuxc",
  172. .gpc_compat = "fsl,imx6ul-gpc",
  173. .pl310_compat = NULL,
  174. .mmdc_io_num = ARRAY_SIZE(imx6ul_mmdc_io_offset),
  175. .mmdc_io_offset = imx6ul_mmdc_io_offset,
  176. };
  177. /*
  178. * This structure is for passing necessary data for low level ocram
  179. * suspend code(arch/arm/mach-imx/suspend-imx6.S), if this struct
  180. * definition is changed, the offset definition in
  181. * arch/arm/mach-imx/suspend-imx6.S must be also changed accordingly,
  182. * otherwise, the suspend to ocram function will be broken!
  183. */
  184. struct imx6_cpu_pm_info {
  185. phys_addr_t pbase; /* The physical address of pm_info. */
  186. phys_addr_t resume_addr; /* The physical resume address for asm code */
  187. u32 ddr_type;
  188. u32 pm_info_size; /* Size of pm_info. */
  189. struct imx6_pm_base mmdc_base;
  190. struct imx6_pm_base src_base;
  191. struct imx6_pm_base iomuxc_base;
  192. struct imx6_pm_base ccm_base;
  193. struct imx6_pm_base gpc_base;
  194. struct imx6_pm_base l2_base;
  195. u32 mmdc_io_num; /* Number of MMDC IOs which need saved/restored. */
  196. u32 mmdc_io_val[MX6_MAX_MMDC_IO_NUM][2]; /* To save offset and value */
  197. } __aligned(8);
  198. void imx6_set_int_mem_clk_lpm(bool enable)
  199. {
  200. u32 val = readl_relaxed(ccm_base + CGPR);
  201. val &= ~BM_CGPR_INT_MEM_CLK_LPM;
  202. if (enable)
  203. val |= BM_CGPR_INT_MEM_CLK_LPM;
  204. writel_relaxed(val, ccm_base + CGPR);
  205. }
  206. void imx6_enable_rbc(bool enable)
  207. {
  208. u32 val;
  209. /*
  210. * need to mask all interrupts in GPC before
  211. * operating RBC configurations
  212. */
  213. imx_gpc_mask_all();
  214. /* configure RBC enable bit */
  215. val = readl_relaxed(ccm_base + CCR);
  216. val &= ~BM_CCR_RBC_EN;
  217. val |= enable ? BM_CCR_RBC_EN : 0;
  218. writel_relaxed(val, ccm_base + CCR);
  219. /* configure RBC count */
  220. val = readl_relaxed(ccm_base + CCR);
  221. val &= ~BM_CCR_RBC_BYPASS_COUNT;
  222. val |= enable ? BM_CCR_RBC_BYPASS_COUNT : 0;
  223. writel(val, ccm_base + CCR);
  224. /*
  225. * need to delay at least 2 cycles of CKIL(32K)
  226. * due to hardware design requirement, which is
  227. * ~61us, here we use 65us for safe
  228. */
  229. udelay(65);
  230. /* restore GPC interrupt mask settings */
  231. imx_gpc_restore_all();
  232. }
  233. static void imx6q_enable_wb(bool enable)
  234. {
  235. u32 val;
  236. /* configure well bias enable bit */
  237. val = readl_relaxed(ccm_base + CLPCR);
  238. val &= ~BM_CLPCR_WB_PER_AT_LPM;
  239. val |= enable ? BM_CLPCR_WB_PER_AT_LPM : 0;
  240. writel_relaxed(val, ccm_base + CLPCR);
  241. /* configure well bias count */
  242. val = readl_relaxed(ccm_base + CCR);
  243. val &= ~BM_CCR_WB_COUNT;
  244. val |= enable ? BM_CCR_WB_COUNT : 0;
  245. writel_relaxed(val, ccm_base + CCR);
  246. }
  247. int imx6_set_lpm(enum mxc_cpu_pwr_mode mode)
  248. {
  249. u32 val = readl_relaxed(ccm_base + CLPCR);
  250. val &= ~BM_CLPCR_LPM;
  251. switch (mode) {
  252. case WAIT_CLOCKED:
  253. break;
  254. case WAIT_UNCLOCKED:
  255. val |= 0x1 << BP_CLPCR_LPM;
  256. val |= BM_CLPCR_ARM_CLK_DIS_ON_LPM;
  257. break;
  258. case STOP_POWER_ON:
  259. val |= 0x2 << BP_CLPCR_LPM;
  260. val &= ~BM_CLPCR_VSTBY;
  261. val &= ~BM_CLPCR_SBYOS;
  262. if (cpu_is_imx6sl())
  263. val |= BM_CLPCR_BYPASS_PMIC_READY;
  264. if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul())
  265. val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
  266. else
  267. val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
  268. break;
  269. case WAIT_UNCLOCKED_POWER_OFF:
  270. val |= 0x1 << BP_CLPCR_LPM;
  271. val &= ~BM_CLPCR_VSTBY;
  272. val &= ~BM_CLPCR_SBYOS;
  273. break;
  274. case STOP_POWER_OFF:
  275. val |= 0x2 << BP_CLPCR_LPM;
  276. val |= 0x3 << BP_CLPCR_STBY_COUNT;
  277. val |= BM_CLPCR_VSTBY;
  278. val |= BM_CLPCR_SBYOS;
  279. if (cpu_is_imx6sl() || cpu_is_imx6sx())
  280. val |= BM_CLPCR_BYPASS_PMIC_READY;
  281. if (cpu_is_imx6sl() || cpu_is_imx6sx() || cpu_is_imx6ul())
  282. val |= BM_CLPCR_BYP_MMDC_CH0_LPM_HS;
  283. else
  284. val |= BM_CLPCR_BYP_MMDC_CH1_LPM_HS;
  285. break;
  286. default:
  287. return -EINVAL;
  288. }
  289. /*
  290. * ERR007265: CCM: When improper low-power sequence is used,
  291. * the SoC enters low power mode before the ARM core executes WFI.
  292. *
  293. * Software workaround:
  294. * 1) Software should trigger IRQ #32 (IOMUX) to be always pending
  295. * by setting IOMUX_GPR1_GINT.
  296. * 2) Software should then unmask IRQ #32 in GPC before setting CCM
  297. * Low-Power mode.
  298. * 3) Software should mask IRQ #32 right after CCM Low-Power mode
  299. * is set (set bits 0-1 of CCM_CLPCR).
  300. *
  301. * Note that IRQ #32 is GIC SPI #0.
  302. */
  303. imx_gpc_hwirq_unmask(0);
  304. writel_relaxed(val, ccm_base + CLPCR);
  305. imx_gpc_hwirq_mask(0);
  306. return 0;
  307. }
  308. static int imx6q_suspend_finish(unsigned long val)
  309. {
  310. if (!imx6_suspend_in_ocram_fn) {
  311. cpu_do_idle();
  312. } else {
  313. /*
  314. * call low level suspend function in ocram,
  315. * as we need to float DDR IO.
  316. */
  317. local_flush_tlb_all();
  318. /* check if need to flush internal L2 cache */
  319. if (!((struct imx6_cpu_pm_info *)
  320. suspend_ocram_base)->l2_base.vbase)
  321. flush_cache_all();
  322. imx6_suspend_in_ocram_fn(suspend_ocram_base);
  323. }
  324. return 0;
  325. }
  326. static int imx6q_pm_enter(suspend_state_t state)
  327. {
  328. switch (state) {
  329. case PM_SUSPEND_STANDBY:
  330. imx6_set_lpm(STOP_POWER_ON);
  331. imx6_set_int_mem_clk_lpm(true);
  332. imx_gpc_pre_suspend(false);
  333. if (cpu_is_imx6sl())
  334. imx6sl_set_wait_clk(true);
  335. /* Zzz ... */
  336. cpu_do_idle();
  337. if (cpu_is_imx6sl())
  338. imx6sl_set_wait_clk(false);
  339. imx_gpc_post_resume();
  340. imx6_set_lpm(WAIT_CLOCKED);
  341. break;
  342. case PM_SUSPEND_MEM:
  343. imx6_set_lpm(STOP_POWER_OFF);
  344. imx6_set_int_mem_clk_lpm(false);
  345. imx6q_enable_wb(true);
  346. /*
  347. * For suspend into ocram, asm code already take care of
  348. * RBC setting, so we do NOT need to do that here.
  349. */
  350. if (!imx6_suspend_in_ocram_fn)
  351. imx6_enable_rbc(true);
  352. imx_gpc_pre_suspend(true);
  353. imx_anatop_pre_suspend();
  354. /* Zzz ... */
  355. cpu_suspend(0, imx6q_suspend_finish);
  356. if (cpu_is_imx6q() || cpu_is_imx6dl())
  357. imx_smp_prepare();
  358. imx_anatop_post_resume();
  359. imx_gpc_post_resume();
  360. imx6_enable_rbc(false);
  361. imx6q_enable_wb(false);
  362. imx6_set_int_mem_clk_lpm(true);
  363. imx6_set_lpm(WAIT_CLOCKED);
  364. break;
  365. default:
  366. return -EINVAL;
  367. }
  368. return 0;
  369. }
  370. static int imx6q_pm_valid(suspend_state_t state)
  371. {
  372. return (state == PM_SUSPEND_STANDBY || state == PM_SUSPEND_MEM);
  373. }
  374. static const struct platform_suspend_ops imx6q_pm_ops = {
  375. .enter = imx6q_pm_enter,
  376. .valid = imx6q_pm_valid,
  377. };
  378. static int __init imx6_pm_get_base(struct imx6_pm_base *base,
  379. const char *compat)
  380. {
  381. struct device_node *node;
  382. struct resource res;
  383. int ret = 0;
  384. node = of_find_compatible_node(NULL, NULL, compat);
  385. if (!node) {
  386. ret = -ENODEV;
  387. goto out;
  388. }
  389. ret = of_address_to_resource(node, 0, &res);
  390. if (ret)
  391. goto put_node;
  392. base->pbase = res.start;
  393. base->vbase = ioremap(res.start, resource_size(&res));
  394. if (!base->vbase)
  395. ret = -ENOMEM;
  396. put_node:
  397. of_node_put(node);
  398. out:
  399. return ret;
  400. }
  401. static int __init imx6q_suspend_init(const struct imx6_pm_socdata *socdata)
  402. {
  403. phys_addr_t ocram_pbase;
  404. struct device_node *node;
  405. struct platform_device *pdev;
  406. struct imx6_cpu_pm_info *pm_info;
  407. struct gen_pool *ocram_pool;
  408. unsigned long ocram_base;
  409. int i, ret = 0;
  410. const u32 *mmdc_offset_array;
  411. suspend_set_ops(&imx6q_pm_ops);
  412. if (!socdata) {
  413. pr_warn("%s: invalid argument!\n", __func__);
  414. return -EINVAL;
  415. }
  416. node = of_find_compatible_node(NULL, NULL, "mmio-sram");
  417. if (!node) {
  418. pr_warn("%s: failed to find ocram node!\n", __func__);
  419. return -ENODEV;
  420. }
  421. pdev = of_find_device_by_node(node);
  422. if (!pdev) {
  423. pr_warn("%s: failed to find ocram device!\n", __func__);
  424. ret = -ENODEV;
  425. goto put_node;
  426. }
  427. ocram_pool = gen_pool_get(&pdev->dev, NULL);
  428. if (!ocram_pool) {
  429. pr_warn("%s: ocram pool unavailable!\n", __func__);
  430. ret = -ENODEV;
  431. goto put_node;
  432. }
  433. ocram_base = gen_pool_alloc(ocram_pool, MX6Q_SUSPEND_OCRAM_SIZE);
  434. if (!ocram_base) {
  435. pr_warn("%s: unable to alloc ocram!\n", __func__);
  436. ret = -ENOMEM;
  437. goto put_node;
  438. }
  439. ocram_pbase = gen_pool_virt_to_phys(ocram_pool, ocram_base);
  440. suspend_ocram_base = __arm_ioremap_exec(ocram_pbase,
  441. MX6Q_SUSPEND_OCRAM_SIZE, false);
  442. memset(suspend_ocram_base, 0, sizeof(*pm_info));
  443. pm_info = suspend_ocram_base;
  444. pm_info->pbase = ocram_pbase;
  445. pm_info->resume_addr = virt_to_phys(v7_cpu_resume);
  446. pm_info->pm_info_size = sizeof(*pm_info);
  447. /*
  448. * ccm physical address is not used by asm code currently,
  449. * so get ccm virtual address directly.
  450. */
  451. pm_info->ccm_base.vbase = ccm_base;
  452. ret = imx6_pm_get_base(&pm_info->mmdc_base, socdata->mmdc_compat);
  453. if (ret) {
  454. pr_warn("%s: failed to get mmdc base %d!\n", __func__, ret);
  455. goto put_node;
  456. }
  457. ret = imx6_pm_get_base(&pm_info->src_base, socdata->src_compat);
  458. if (ret) {
  459. pr_warn("%s: failed to get src base %d!\n", __func__, ret);
  460. goto src_map_failed;
  461. }
  462. ret = imx6_pm_get_base(&pm_info->iomuxc_base, socdata->iomuxc_compat);
  463. if (ret) {
  464. pr_warn("%s: failed to get iomuxc base %d!\n", __func__, ret);
  465. goto iomuxc_map_failed;
  466. }
  467. ret = imx6_pm_get_base(&pm_info->gpc_base, socdata->gpc_compat);
  468. if (ret) {
  469. pr_warn("%s: failed to get gpc base %d!\n", __func__, ret);
  470. goto gpc_map_failed;
  471. }
  472. if (socdata->pl310_compat) {
  473. ret = imx6_pm_get_base(&pm_info->l2_base, socdata->pl310_compat);
  474. if (ret) {
  475. pr_warn("%s: failed to get pl310-cache base %d!\n",
  476. __func__, ret);
  477. goto pl310_cache_map_failed;
  478. }
  479. }
  480. pm_info->ddr_type = imx_mmdc_get_ddr_type();
  481. pm_info->mmdc_io_num = socdata->mmdc_io_num;
  482. mmdc_offset_array = socdata->mmdc_io_offset;
  483. for (i = 0; i < pm_info->mmdc_io_num; i++) {
  484. pm_info->mmdc_io_val[i][0] =
  485. mmdc_offset_array[i];
  486. pm_info->mmdc_io_val[i][1] =
  487. readl_relaxed(pm_info->iomuxc_base.vbase +
  488. mmdc_offset_array[i]);
  489. }
  490. imx6_suspend_in_ocram_fn = fncpy(
  491. suspend_ocram_base + sizeof(*pm_info),
  492. &imx6_suspend,
  493. MX6Q_SUSPEND_OCRAM_SIZE - sizeof(*pm_info));
  494. goto put_node;
  495. pl310_cache_map_failed:
  496. iounmap(pm_info->gpc_base.vbase);
  497. gpc_map_failed:
  498. iounmap(pm_info->iomuxc_base.vbase);
  499. iomuxc_map_failed:
  500. iounmap(pm_info->src_base.vbase);
  501. src_map_failed:
  502. iounmap(pm_info->mmdc_base.vbase);
  503. put_node:
  504. of_node_put(node);
  505. return ret;
  506. }
  507. static void __init imx6_pm_common_init(const struct imx6_pm_socdata
  508. *socdata)
  509. {
  510. struct regmap *gpr;
  511. int ret;
  512. WARN_ON(!ccm_base);
  513. if (IS_ENABLED(CONFIG_SUSPEND)) {
  514. ret = imx6q_suspend_init(socdata);
  515. if (ret)
  516. pr_warn("%s: No DDR LPM support with suspend %d!\n",
  517. __func__, ret);
  518. }
  519. /*
  520. * This is for SW workaround step #1 of ERR007265, see comments
  521. * in imx6_set_lpm for details of this errata.
  522. * Force IOMUXC irq pending, so that the interrupt to GPC can be
  523. * used to deassert dsm_request signal when the signal gets
  524. * asserted unexpectedly.
  525. */
  526. gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  527. if (!IS_ERR(gpr))
  528. regmap_update_bits(gpr, IOMUXC_GPR1, IMX6Q_GPR1_GINT,
  529. IMX6Q_GPR1_GINT);
  530. }
  531. void __init imx6_pm_ccm_init(const char *ccm_compat)
  532. {
  533. struct device_node *np;
  534. u32 val;
  535. np = of_find_compatible_node(NULL, NULL, ccm_compat);
  536. ccm_base = of_iomap(np, 0);
  537. BUG_ON(!ccm_base);
  538. /*
  539. * Initialize CCM_CLPCR_LPM into RUN mode to avoid ARM core
  540. * clock being shut down unexpectedly by WAIT mode.
  541. */
  542. val = readl_relaxed(ccm_base + CLPCR);
  543. val &= ~BM_CLPCR_LPM;
  544. writel_relaxed(val, ccm_base + CLPCR);
  545. }
  546. void __init imx6q_pm_init(void)
  547. {
  548. imx6_pm_common_init(&imx6q_pm_data);
  549. }
  550. void __init imx6dl_pm_init(void)
  551. {
  552. imx6_pm_common_init(&imx6dl_pm_data);
  553. }
  554. void __init imx6sl_pm_init(void)
  555. {
  556. imx6_pm_common_init(&imx6sl_pm_data);
  557. }
  558. void __init imx6sx_pm_init(void)
  559. {
  560. imx6_pm_common_init(&imx6sx_pm_data);
  561. }
  562. void __init imx6ul_pm_init(void)
  563. {
  564. imx6_pm_common_init(&imx6ul_pm_data);
  565. }