clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * arch/arm/mach-ep93xx/clock.c
  3. * Clock control for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or (at
  10. * your option) any later version.
  11. */
  12. #define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/string.h>
  18. #include <linux/io.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/clkdev.h>
  21. #include <mach/hardware.h>
  22. #include <asm/div64.h>
  23. #include "soc.h"
  24. struct clk {
  25. struct clk *parent;
  26. unsigned long rate;
  27. int users;
  28. int sw_locked;
  29. void __iomem *enable_reg;
  30. u32 enable_mask;
  31. unsigned long (*get_rate)(struct clk *clk);
  32. int (*set_rate)(struct clk *clk, unsigned long rate);
  33. };
  34. static unsigned long get_uart_rate(struct clk *clk);
  35. static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
  36. static int set_div_rate(struct clk *clk, unsigned long rate);
  37. static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate);
  38. static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate);
  39. static struct clk clk_xtali = {
  40. .rate = EP93XX_EXT_CLK_RATE,
  41. };
  42. static struct clk clk_uart1 = {
  43. .parent = &clk_xtali,
  44. .sw_locked = 1,
  45. .enable_reg = EP93XX_SYSCON_DEVCFG,
  46. .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
  47. .get_rate = get_uart_rate,
  48. };
  49. static struct clk clk_uart2 = {
  50. .parent = &clk_xtali,
  51. .sw_locked = 1,
  52. .enable_reg = EP93XX_SYSCON_DEVCFG,
  53. .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
  54. .get_rate = get_uart_rate,
  55. };
  56. static struct clk clk_uart3 = {
  57. .parent = &clk_xtali,
  58. .sw_locked = 1,
  59. .enable_reg = EP93XX_SYSCON_DEVCFG,
  60. .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
  61. .get_rate = get_uart_rate,
  62. };
  63. static struct clk clk_pll1 = {
  64. .parent = &clk_xtali,
  65. };
  66. static struct clk clk_f = {
  67. .parent = &clk_pll1,
  68. };
  69. static struct clk clk_h = {
  70. .parent = &clk_pll1,
  71. };
  72. static struct clk clk_p = {
  73. .parent = &clk_pll1,
  74. };
  75. static struct clk clk_pll2 = {
  76. .parent = &clk_xtali,
  77. };
  78. static struct clk clk_usb_host = {
  79. .parent = &clk_pll2,
  80. .enable_reg = EP93XX_SYSCON_PWRCNT,
  81. .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
  82. };
  83. static struct clk clk_keypad = {
  84. .parent = &clk_xtali,
  85. .sw_locked = 1,
  86. .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
  87. .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
  88. .set_rate = set_keytchclk_rate,
  89. };
  90. static struct clk clk_spi = {
  91. .parent = &clk_xtali,
  92. .rate = EP93XX_EXT_CLK_RATE,
  93. };
  94. static struct clk clk_pwm = {
  95. .parent = &clk_xtali,
  96. .rate = EP93XX_EXT_CLK_RATE,
  97. };
  98. static struct clk clk_video = {
  99. .sw_locked = 1,
  100. .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
  101. .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
  102. .set_rate = set_div_rate,
  103. };
  104. static struct clk clk_i2s_mclk = {
  105. .sw_locked = 1,
  106. .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
  107. .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
  108. .set_rate = set_div_rate,
  109. };
  110. static struct clk clk_i2s_sclk = {
  111. .sw_locked = 1,
  112. .parent = &clk_i2s_mclk,
  113. .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
  114. .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
  115. .set_rate = set_i2s_sclk_rate,
  116. };
  117. static struct clk clk_i2s_lrclk = {
  118. .sw_locked = 1,
  119. .parent = &clk_i2s_sclk,
  120. .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
  121. .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
  122. .set_rate = set_i2s_lrclk_rate,
  123. };
  124. /* DMA Clocks */
  125. static struct clk clk_m2p0 = {
  126. .parent = &clk_h,
  127. .enable_reg = EP93XX_SYSCON_PWRCNT,
  128. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
  129. };
  130. static struct clk clk_m2p1 = {
  131. .parent = &clk_h,
  132. .enable_reg = EP93XX_SYSCON_PWRCNT,
  133. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
  134. };
  135. static struct clk clk_m2p2 = {
  136. .parent = &clk_h,
  137. .enable_reg = EP93XX_SYSCON_PWRCNT,
  138. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
  139. };
  140. static struct clk clk_m2p3 = {
  141. .parent = &clk_h,
  142. .enable_reg = EP93XX_SYSCON_PWRCNT,
  143. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
  144. };
  145. static struct clk clk_m2p4 = {
  146. .parent = &clk_h,
  147. .enable_reg = EP93XX_SYSCON_PWRCNT,
  148. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
  149. };
  150. static struct clk clk_m2p5 = {
  151. .parent = &clk_h,
  152. .enable_reg = EP93XX_SYSCON_PWRCNT,
  153. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
  154. };
  155. static struct clk clk_m2p6 = {
  156. .parent = &clk_h,
  157. .enable_reg = EP93XX_SYSCON_PWRCNT,
  158. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
  159. };
  160. static struct clk clk_m2p7 = {
  161. .parent = &clk_h,
  162. .enable_reg = EP93XX_SYSCON_PWRCNT,
  163. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
  164. };
  165. static struct clk clk_m2p8 = {
  166. .parent = &clk_h,
  167. .enable_reg = EP93XX_SYSCON_PWRCNT,
  168. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
  169. };
  170. static struct clk clk_m2p9 = {
  171. .parent = &clk_h,
  172. .enable_reg = EP93XX_SYSCON_PWRCNT,
  173. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
  174. };
  175. static struct clk clk_m2m0 = {
  176. .parent = &clk_h,
  177. .enable_reg = EP93XX_SYSCON_PWRCNT,
  178. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
  179. };
  180. static struct clk clk_m2m1 = {
  181. .parent = &clk_h,
  182. .enable_reg = EP93XX_SYSCON_PWRCNT,
  183. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
  184. };
  185. #define INIT_CK(dev,con,ck) \
  186. { .dev_id = dev, .con_id = con, .clk = ck }
  187. static struct clk_lookup clocks[] = {
  188. INIT_CK(NULL, "xtali", &clk_xtali),
  189. INIT_CK("apb:uart1", NULL, &clk_uart1),
  190. INIT_CK("apb:uart2", NULL, &clk_uart2),
  191. INIT_CK("apb:uart3", NULL, &clk_uart3),
  192. INIT_CK(NULL, "pll1", &clk_pll1),
  193. INIT_CK(NULL, "fclk", &clk_f),
  194. INIT_CK(NULL, "hclk", &clk_h),
  195. INIT_CK(NULL, "apb_pclk", &clk_p),
  196. INIT_CK(NULL, "pll2", &clk_pll2),
  197. INIT_CK("ohci-platform", NULL, &clk_usb_host),
  198. INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
  199. INIT_CK("ep93xx-fb", NULL, &clk_video),
  200. INIT_CK("ep93xx-spi.0", NULL, &clk_spi),
  201. INIT_CK("ep93xx-i2s", "mclk", &clk_i2s_mclk),
  202. INIT_CK("ep93xx-i2s", "sclk", &clk_i2s_sclk),
  203. INIT_CK("ep93xx-i2s", "lrclk", &clk_i2s_lrclk),
  204. INIT_CK(NULL, "pwm_clk", &clk_pwm),
  205. INIT_CK(NULL, "m2p0", &clk_m2p0),
  206. INIT_CK(NULL, "m2p1", &clk_m2p1),
  207. INIT_CK(NULL, "m2p2", &clk_m2p2),
  208. INIT_CK(NULL, "m2p3", &clk_m2p3),
  209. INIT_CK(NULL, "m2p4", &clk_m2p4),
  210. INIT_CK(NULL, "m2p5", &clk_m2p5),
  211. INIT_CK(NULL, "m2p6", &clk_m2p6),
  212. INIT_CK(NULL, "m2p7", &clk_m2p7),
  213. INIT_CK(NULL, "m2p8", &clk_m2p8),
  214. INIT_CK(NULL, "m2p9", &clk_m2p9),
  215. INIT_CK(NULL, "m2m0", &clk_m2m0),
  216. INIT_CK(NULL, "m2m1", &clk_m2m1),
  217. };
  218. static DEFINE_SPINLOCK(clk_lock);
  219. static void __clk_enable(struct clk *clk)
  220. {
  221. if (!clk->users++) {
  222. if (clk->parent)
  223. __clk_enable(clk->parent);
  224. if (clk->enable_reg) {
  225. u32 v;
  226. v = __raw_readl(clk->enable_reg);
  227. v |= clk->enable_mask;
  228. if (clk->sw_locked)
  229. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  230. else
  231. __raw_writel(v, clk->enable_reg);
  232. }
  233. }
  234. }
  235. int clk_enable(struct clk *clk)
  236. {
  237. unsigned long flags;
  238. if (!clk)
  239. return -EINVAL;
  240. spin_lock_irqsave(&clk_lock, flags);
  241. __clk_enable(clk);
  242. spin_unlock_irqrestore(&clk_lock, flags);
  243. return 0;
  244. }
  245. EXPORT_SYMBOL(clk_enable);
  246. static void __clk_disable(struct clk *clk)
  247. {
  248. if (!--clk->users) {
  249. if (clk->enable_reg) {
  250. u32 v;
  251. v = __raw_readl(clk->enable_reg);
  252. v &= ~clk->enable_mask;
  253. if (clk->sw_locked)
  254. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  255. else
  256. __raw_writel(v, clk->enable_reg);
  257. }
  258. if (clk->parent)
  259. __clk_disable(clk->parent);
  260. }
  261. }
  262. void clk_disable(struct clk *clk)
  263. {
  264. unsigned long flags;
  265. if (!clk)
  266. return;
  267. spin_lock_irqsave(&clk_lock, flags);
  268. __clk_disable(clk);
  269. spin_unlock_irqrestore(&clk_lock, flags);
  270. }
  271. EXPORT_SYMBOL(clk_disable);
  272. static unsigned long get_uart_rate(struct clk *clk)
  273. {
  274. unsigned long rate = clk_get_rate(clk->parent);
  275. u32 value;
  276. value = __raw_readl(EP93XX_SYSCON_PWRCNT);
  277. if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
  278. return rate;
  279. else
  280. return rate / 2;
  281. }
  282. unsigned long clk_get_rate(struct clk *clk)
  283. {
  284. if (clk->get_rate)
  285. return clk->get_rate(clk);
  286. return clk->rate;
  287. }
  288. EXPORT_SYMBOL(clk_get_rate);
  289. static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
  290. {
  291. u32 val;
  292. u32 div_bit;
  293. val = __raw_readl(clk->enable_reg);
  294. /*
  295. * The Key Matrix and ADC clocks are configured using the same
  296. * System Controller register. The clock used will be either
  297. * 1/4 or 1/16 the external clock rate depending on the
  298. * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
  299. * bit being set or cleared.
  300. */
  301. div_bit = clk->enable_mask >> 15;
  302. if (rate == EP93XX_KEYTCHCLK_DIV4)
  303. val |= div_bit;
  304. else if (rate == EP93XX_KEYTCHCLK_DIV16)
  305. val &= ~div_bit;
  306. else
  307. return -EINVAL;
  308. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  309. clk->rate = rate;
  310. return 0;
  311. }
  312. static int calc_clk_div(struct clk *clk, unsigned long rate,
  313. int *psel, int *esel, int *pdiv, int *div)
  314. {
  315. struct clk *mclk;
  316. unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
  317. int i, found = 0, __div = 0, __pdiv = 0;
  318. /* Don't exceed the maximum rate */
  319. max_rate = max3(clk_pll1.rate / 4, clk_pll2.rate / 4, clk_xtali.rate / 4);
  320. rate = min(rate, max_rate);
  321. /*
  322. * Try the two pll's and the external clock
  323. * Because the valid predividers are 2, 2.5 and 3, we multiply
  324. * all the clocks by 2 to avoid floating point math.
  325. *
  326. * This is based on the algorithm in the ep93xx raster guide:
  327. * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
  328. *
  329. */
  330. for (i = 0; i < 3; i++) {
  331. if (i == 0)
  332. mclk = &clk_xtali;
  333. else if (i == 1)
  334. mclk = &clk_pll1;
  335. else
  336. mclk = &clk_pll2;
  337. mclk_rate = mclk->rate * 2;
  338. /* Try each predivider value */
  339. for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
  340. __div = mclk_rate / (rate * __pdiv);
  341. if (__div < 2 || __div > 127)
  342. continue;
  343. actual_rate = mclk_rate / (__pdiv * __div);
  344. if (!found || abs(actual_rate - rate) < rate_err) {
  345. *pdiv = __pdiv - 3;
  346. *div = __div;
  347. *psel = (i == 2);
  348. *esel = (i != 0);
  349. clk->parent = mclk;
  350. clk->rate = actual_rate;
  351. rate_err = abs(actual_rate - rate);
  352. found = 1;
  353. }
  354. }
  355. }
  356. if (!found)
  357. return -EINVAL;
  358. return 0;
  359. }
  360. static int set_div_rate(struct clk *clk, unsigned long rate)
  361. {
  362. int err, psel = 0, esel = 0, pdiv = 0, div = 0;
  363. u32 val;
  364. err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
  365. if (err)
  366. return err;
  367. /* Clear the esel, psel, pdiv and div bits */
  368. val = __raw_readl(clk->enable_reg);
  369. val &= ~0x7fff;
  370. /* Set the new esel, psel, pdiv and div bits for the new clock rate */
  371. val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
  372. (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
  373. (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
  374. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  375. return 0;
  376. }
  377. static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate)
  378. {
  379. unsigned val = __raw_readl(clk->enable_reg);
  380. if (rate == clk_i2s_mclk.rate / 2)
  381. ep93xx_syscon_swlocked_write(val & ~EP93XX_I2SCLKDIV_SDIV,
  382. clk->enable_reg);
  383. else if (rate == clk_i2s_mclk.rate / 4)
  384. ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_SDIV,
  385. clk->enable_reg);
  386. else
  387. return -EINVAL;
  388. clk_i2s_sclk.rate = rate;
  389. return 0;
  390. }
  391. static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate)
  392. {
  393. unsigned val = __raw_readl(clk->enable_reg) &
  394. ~EP93XX_I2SCLKDIV_LRDIV_MASK;
  395. if (rate == clk_i2s_sclk.rate / 32)
  396. ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV32,
  397. clk->enable_reg);
  398. else if (rate == clk_i2s_sclk.rate / 64)
  399. ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV64,
  400. clk->enable_reg);
  401. else if (rate == clk_i2s_sclk.rate / 128)
  402. ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV128,
  403. clk->enable_reg);
  404. else
  405. return -EINVAL;
  406. clk_i2s_lrclk.rate = rate;
  407. return 0;
  408. }
  409. int clk_set_rate(struct clk *clk, unsigned long rate)
  410. {
  411. if (clk->set_rate)
  412. return clk->set_rate(clk, rate);
  413. return -EINVAL;
  414. }
  415. EXPORT_SYMBOL(clk_set_rate);
  416. static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
  417. static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
  418. static char pclk_divisors[] = { 1, 2, 4, 8 };
  419. /*
  420. * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
  421. */
  422. static unsigned long calc_pll_rate(u32 config_word)
  423. {
  424. unsigned long long rate;
  425. int i;
  426. rate = clk_xtali.rate;
  427. rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
  428. rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
  429. do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
  430. for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
  431. rate >>= 1;
  432. return (unsigned long)rate;
  433. }
  434. static void __init ep93xx_dma_clock_init(void)
  435. {
  436. clk_m2p0.rate = clk_h.rate;
  437. clk_m2p1.rate = clk_h.rate;
  438. clk_m2p2.rate = clk_h.rate;
  439. clk_m2p3.rate = clk_h.rate;
  440. clk_m2p4.rate = clk_h.rate;
  441. clk_m2p5.rate = clk_h.rate;
  442. clk_m2p6.rate = clk_h.rate;
  443. clk_m2p7.rate = clk_h.rate;
  444. clk_m2p8.rate = clk_h.rate;
  445. clk_m2p9.rate = clk_h.rate;
  446. clk_m2m0.rate = clk_h.rate;
  447. clk_m2m1.rate = clk_h.rate;
  448. }
  449. static int __init ep93xx_clock_init(void)
  450. {
  451. u32 value;
  452. /* Determine the bootloader configured pll1 rate */
  453. value = __raw_readl(EP93XX_SYSCON_CLKSET1);
  454. if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
  455. clk_pll1.rate = clk_xtali.rate;
  456. else
  457. clk_pll1.rate = calc_pll_rate(value);
  458. /* Initialize the pll1 derived clocks */
  459. clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
  460. clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
  461. clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
  462. ep93xx_dma_clock_init();
  463. /* Determine the bootloader configured pll2 rate */
  464. value = __raw_readl(EP93XX_SYSCON_CLKSET2);
  465. if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
  466. clk_pll2.rate = clk_xtali.rate;
  467. else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
  468. clk_pll2.rate = calc_pll_rate(value);
  469. else
  470. clk_pll2.rate = 0;
  471. /* Initialize the pll2 derived clocks */
  472. clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
  473. /*
  474. * EP93xx SSP clock rate was doubled in version E2. For more information
  475. * see:
  476. * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
  477. */
  478. if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
  479. clk_spi.rate /= 2;
  480. pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
  481. clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
  482. pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
  483. clk_f.rate / 1000000, clk_h.rate / 1000000,
  484. clk_p.rate / 1000000);
  485. clkdev_add_table(clocks, ARRAY_SIZE(clocks));
  486. return 0;
  487. }
  488. postcore_initcall(ep93xx_clock_init);