common.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/init.h>
  13. #include <linux/of.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/platform_data/dma-mv_xor.h>
  16. #include <linux/platform_data/usb-ehci-orion.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/soc/dove/pmu.h>
  19. #include <asm/hardware/cache-tauros2.h>
  20. #include <asm/mach/arch.h>
  21. #include <asm/mach/map.h>
  22. #include <asm/mach/time.h>
  23. #include <mach/bridge-regs.h>
  24. #include <mach/pm.h>
  25. #include <plat/common.h>
  26. #include <plat/irq.h>
  27. #include <plat/time.h>
  28. #include "common.h"
  29. /* These can go away once Dove uses the mvebu-mbus DT binding */
  30. #define DOVE_MBUS_PCIE0_MEM_TARGET 0x4
  31. #define DOVE_MBUS_PCIE0_MEM_ATTR 0xe8
  32. #define DOVE_MBUS_PCIE0_IO_TARGET 0x4
  33. #define DOVE_MBUS_PCIE0_IO_ATTR 0xe0
  34. #define DOVE_MBUS_PCIE1_MEM_TARGET 0x8
  35. #define DOVE_MBUS_PCIE1_MEM_ATTR 0xe8
  36. #define DOVE_MBUS_PCIE1_IO_TARGET 0x8
  37. #define DOVE_MBUS_PCIE1_IO_ATTR 0xe0
  38. #define DOVE_MBUS_CESA_TARGET 0x3
  39. #define DOVE_MBUS_CESA_ATTR 0x1
  40. #define DOVE_MBUS_BOOTROM_TARGET 0x1
  41. #define DOVE_MBUS_BOOTROM_ATTR 0xfd
  42. #define DOVE_MBUS_SCRATCHPAD_TARGET 0xd
  43. #define DOVE_MBUS_SCRATCHPAD_ATTR 0x0
  44. /*****************************************************************************
  45. * I/O Address Mapping
  46. ****************************************************************************/
  47. static struct map_desc dove_io_desc[] __initdata = {
  48. {
  49. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  50. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  51. .length = DOVE_SB_REGS_SIZE,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  55. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  56. .length = DOVE_NB_REGS_SIZE,
  57. .type = MT_DEVICE,
  58. },
  59. };
  60. void __init dove_map_io(void)
  61. {
  62. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  63. }
  64. /*****************************************************************************
  65. * CLK tree
  66. ****************************************************************************/
  67. static int dove_tclk;
  68. static DEFINE_SPINLOCK(gating_lock);
  69. static struct clk *tclk;
  70. static struct clk __init *dove_register_gate(const char *name,
  71. const char *parent, u8 bit_idx)
  72. {
  73. return clk_register_gate(NULL, name, parent, 0,
  74. (void __iomem *)CLOCK_GATING_CONTROL,
  75. bit_idx, 0, &gating_lock);
  76. }
  77. static void __init dove_clk_init(void)
  78. {
  79. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  80. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  81. struct clk *xor0, *xor1, *ge, *gephy;
  82. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, dove_tclk);
  83. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  84. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  85. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  86. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  87. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  88. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  89. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  90. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  91. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  92. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  93. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  94. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  95. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  96. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  97. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  98. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  99. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  100. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  101. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  102. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  103. orion_clkdev_add(NULL, "orion_wdt", tclk);
  104. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  105. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  106. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  107. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  108. orion_clkdev_add(NULL, "sata_mv.0", sata);
  109. orion_clkdev_add("0", "pcie", pex0);
  110. orion_clkdev_add("1", "pcie", pex1);
  111. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  112. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  113. orion_clkdev_add(NULL, "orion_nand", nand);
  114. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  115. orion_clkdev_add(NULL, "mvebu-audio.0", i2s0);
  116. orion_clkdev_add(NULL, "mvebu-audio.1", i2s1);
  117. orion_clkdev_add(NULL, "mv_crypto", crypto);
  118. orion_clkdev_add(NULL, "dove-ac97", ac97);
  119. orion_clkdev_add(NULL, "dove-pdma", pdma);
  120. orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
  121. orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
  122. }
  123. /*****************************************************************************
  124. * EHCI0
  125. ****************************************************************************/
  126. void __init dove_ehci0_init(void)
  127. {
  128. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  129. }
  130. /*****************************************************************************
  131. * EHCI1
  132. ****************************************************************************/
  133. void __init dove_ehci1_init(void)
  134. {
  135. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  136. }
  137. /*****************************************************************************
  138. * GE00
  139. ****************************************************************************/
  140. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  141. {
  142. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  143. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  144. 1600);
  145. }
  146. /*****************************************************************************
  147. * SoC RTC
  148. ****************************************************************************/
  149. static void __init dove_rtc_init(void)
  150. {
  151. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  152. }
  153. /*****************************************************************************
  154. * SATA
  155. ****************************************************************************/
  156. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  157. {
  158. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  159. }
  160. /*****************************************************************************
  161. * UART0
  162. ****************************************************************************/
  163. void __init dove_uart0_init(void)
  164. {
  165. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  166. IRQ_DOVE_UART_0, tclk);
  167. }
  168. /*****************************************************************************
  169. * UART1
  170. ****************************************************************************/
  171. void __init dove_uart1_init(void)
  172. {
  173. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  174. IRQ_DOVE_UART_1, tclk);
  175. }
  176. /*****************************************************************************
  177. * UART2
  178. ****************************************************************************/
  179. void __init dove_uart2_init(void)
  180. {
  181. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  182. IRQ_DOVE_UART_2, tclk);
  183. }
  184. /*****************************************************************************
  185. * UART3
  186. ****************************************************************************/
  187. void __init dove_uart3_init(void)
  188. {
  189. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  190. IRQ_DOVE_UART_3, tclk);
  191. }
  192. /*****************************************************************************
  193. * SPI
  194. ****************************************************************************/
  195. void __init dove_spi0_init(void)
  196. {
  197. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  198. }
  199. void __init dove_spi1_init(void)
  200. {
  201. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  202. }
  203. /*****************************************************************************
  204. * I2C
  205. ****************************************************************************/
  206. void __init dove_i2c_init(void)
  207. {
  208. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  209. }
  210. /*****************************************************************************
  211. * Time handling
  212. ****************************************************************************/
  213. void __init dove_init_early(void)
  214. {
  215. orion_time_set_base(TIMER_VIRT_BASE);
  216. mvebu_mbus_init("marvell,dove-mbus",
  217. BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
  218. DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
  219. }
  220. static int __init dove_find_tclk(void)
  221. {
  222. return 166666667;
  223. }
  224. void __init dove_timer_init(void)
  225. {
  226. dove_tclk = dove_find_tclk();
  227. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  228. IRQ_DOVE_BRIDGE, dove_tclk);
  229. }
  230. /*****************************************************************************
  231. * XOR 0
  232. ****************************************************************************/
  233. static void __init dove_xor0_init(void)
  234. {
  235. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  236. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  237. }
  238. /*****************************************************************************
  239. * XOR 1
  240. ****************************************************************************/
  241. static void __init dove_xor1_init(void)
  242. {
  243. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  244. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  245. }
  246. /*****************************************************************************
  247. * SDIO
  248. ****************************************************************************/
  249. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  250. static struct resource dove_sdio0_resources[] = {
  251. {
  252. .start = DOVE_SDIO0_PHYS_BASE,
  253. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  254. .flags = IORESOURCE_MEM,
  255. }, {
  256. .start = IRQ_DOVE_SDIO0,
  257. .end = IRQ_DOVE_SDIO0,
  258. .flags = IORESOURCE_IRQ,
  259. },
  260. };
  261. static struct platform_device dove_sdio0 = {
  262. .name = "sdhci-dove",
  263. .id = 0,
  264. .dev = {
  265. .dma_mask = &sdio_dmamask,
  266. .coherent_dma_mask = DMA_BIT_MASK(32),
  267. },
  268. .resource = dove_sdio0_resources,
  269. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  270. };
  271. void __init dove_sdio0_init(void)
  272. {
  273. platform_device_register(&dove_sdio0);
  274. }
  275. static struct resource dove_sdio1_resources[] = {
  276. {
  277. .start = DOVE_SDIO1_PHYS_BASE,
  278. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  279. .flags = IORESOURCE_MEM,
  280. }, {
  281. .start = IRQ_DOVE_SDIO1,
  282. .end = IRQ_DOVE_SDIO1,
  283. .flags = IORESOURCE_IRQ,
  284. },
  285. };
  286. static struct platform_device dove_sdio1 = {
  287. .name = "sdhci-dove",
  288. .id = 1,
  289. .dev = {
  290. .dma_mask = &sdio_dmamask,
  291. .coherent_dma_mask = DMA_BIT_MASK(32),
  292. },
  293. .resource = dove_sdio1_resources,
  294. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  295. };
  296. void __init dove_sdio1_init(void)
  297. {
  298. platform_device_register(&dove_sdio1);
  299. }
  300. void __init dove_setup_cpu_wins(void)
  301. {
  302. /*
  303. * The PCIe windows will no longer be statically allocated
  304. * here once Dove is migrated to the pci-mvebu driver. The
  305. * non-PCIe windows will no longer be created here once Dove
  306. * fully moves to DT.
  307. */
  308. mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE0_IO_TARGET,
  309. DOVE_MBUS_PCIE0_IO_ATTR,
  310. DOVE_PCIE0_IO_PHYS_BASE,
  311. DOVE_PCIE0_IO_SIZE,
  312. DOVE_PCIE0_IO_BUS_BASE);
  313. mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE1_IO_TARGET,
  314. DOVE_MBUS_PCIE1_IO_ATTR,
  315. DOVE_PCIE1_IO_PHYS_BASE,
  316. DOVE_PCIE1_IO_SIZE,
  317. DOVE_PCIE1_IO_BUS_BASE);
  318. mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE0_MEM_TARGET,
  319. DOVE_MBUS_PCIE0_MEM_ATTR,
  320. DOVE_PCIE0_MEM_PHYS_BASE,
  321. DOVE_PCIE0_MEM_SIZE);
  322. mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE1_MEM_TARGET,
  323. DOVE_MBUS_PCIE1_MEM_ATTR,
  324. DOVE_PCIE1_MEM_PHYS_BASE,
  325. DOVE_PCIE1_MEM_SIZE);
  326. mvebu_mbus_add_window_by_id(DOVE_MBUS_CESA_TARGET,
  327. DOVE_MBUS_CESA_ATTR,
  328. DOVE_CESA_PHYS_BASE,
  329. DOVE_CESA_SIZE);
  330. mvebu_mbus_add_window_by_id(DOVE_MBUS_BOOTROM_TARGET,
  331. DOVE_MBUS_BOOTROM_ATTR,
  332. DOVE_BOOTROM_PHYS_BASE,
  333. DOVE_BOOTROM_SIZE);
  334. mvebu_mbus_add_window_by_id(DOVE_MBUS_SCRATCHPAD_TARGET,
  335. DOVE_MBUS_SCRATCHPAD_ATTR,
  336. DOVE_SCRATCHPAD_PHYS_BASE,
  337. DOVE_SCRATCHPAD_SIZE);
  338. }
  339. static struct resource orion_wdt_resource[] = {
  340. DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
  341. DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
  342. };
  343. static struct platform_device orion_wdt_device = {
  344. .name = "orion_wdt",
  345. .id = -1,
  346. .num_resources = ARRAY_SIZE(orion_wdt_resource),
  347. .resource = orion_wdt_resource,
  348. };
  349. static void __init __maybe_unused orion_wdt_init(void)
  350. {
  351. platform_device_register(&orion_wdt_device);
  352. }
  353. static const struct dove_pmu_domain_initdata pmu_domains[] __initconst = {
  354. {
  355. .pwr_mask = PMU_PWR_VPU_PWR_DWN_MASK,
  356. .rst_mask = PMU_SW_RST_VIDEO_MASK,
  357. .iso_mask = PMU_ISO_VIDEO_MASK,
  358. .name = "vpu-domain",
  359. }, {
  360. .pwr_mask = PMU_PWR_GPU_PWR_DWN_MASK,
  361. .rst_mask = PMU_SW_RST_GPU_MASK,
  362. .iso_mask = PMU_ISO_GPU_MASK,
  363. .name = "gpu-domain",
  364. }, {
  365. /* sentinel */
  366. },
  367. };
  368. static const struct dove_pmu_initdata pmu_data __initconst = {
  369. .pmc_base = DOVE_PMU_VIRT_BASE,
  370. .pmu_base = DOVE_PMU_VIRT_BASE + 0x8000,
  371. .irq = IRQ_DOVE_PMU,
  372. .irq_domain_start = IRQ_DOVE_PMU_START,
  373. .domains = pmu_domains,
  374. };
  375. void __init dove_init(void)
  376. {
  377. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  378. (dove_tclk + 499999) / 1000000);
  379. #ifdef CONFIG_CACHE_TAUROS2
  380. tauros2_init(0);
  381. #endif
  382. dove_setup_cpu_wins();
  383. /* Setup root of clk tree */
  384. dove_clk_init();
  385. /* internal devices that every board has */
  386. dove_init_pmu_legacy(&pmu_data);
  387. dove_rtc_init();
  388. dove_xor0_init();
  389. dove_xor1_init();
  390. }
  391. void dove_restart(enum reboot_mode mode, const char *cmd)
  392. {
  393. /*
  394. * Enable soft reset to assert RSTOUTn.
  395. */
  396. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  397. /*
  398. * Assert soft reset.
  399. */
  400. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  401. while (1)
  402. ;
  403. }