r8a7794.dtsi 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /*
  2. * Device Tree Source for the r8a7794 SoC
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Corporation
  5. * Copyright (C) 2014 Ulrich Hecht
  6. *
  7. * This file is licensed under the terms of the GNU General Public License
  8. * version 2. This program is licensed "as is" without any warranty of any
  9. * kind, whether express or implied.
  10. */
  11. #include <dt-bindings/clock/r8a7794-clock.h>
  12. #include <dt-bindings/interrupt-controller/arm-gic.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/power/r8a7794-sysc.h>
  15. / {
  16. compatible = "renesas,r8a7794";
  17. interrupt-parent = <&gic>;
  18. #address-cells = <2>;
  19. #size-cells = <2>;
  20. aliases {
  21. i2c0 = &i2c0;
  22. i2c1 = &i2c1;
  23. i2c2 = &i2c2;
  24. i2c3 = &i2c3;
  25. i2c4 = &i2c4;
  26. i2c5 = &i2c5;
  27. i2c6 = &i2c6;
  28. i2c7 = &i2c7;
  29. spi0 = &qspi;
  30. vin0 = &vin0;
  31. vin1 = &vin1;
  32. };
  33. cpus {
  34. #address-cells = <1>;
  35. #size-cells = <0>;
  36. cpu0: cpu@0 {
  37. device_type = "cpu";
  38. compatible = "arm,cortex-a7";
  39. reg = <0>;
  40. clock-frequency = <1000000000>;
  41. power-domains = <&sysc R8A7794_PD_CA7_CPU0>;
  42. next-level-cache = <&L2_CA7>;
  43. };
  44. cpu1: cpu@1 {
  45. device_type = "cpu";
  46. compatible = "arm,cortex-a7";
  47. reg = <1>;
  48. clock-frequency = <1000000000>;
  49. power-domains = <&sysc R8A7794_PD_CA7_CPU1>;
  50. next-level-cache = <&L2_CA7>;
  51. };
  52. L2_CA7: cache-controller-0 {
  53. compatible = "cache";
  54. power-domains = <&sysc R8A7794_PD_CA7_SCU>;
  55. cache-unified;
  56. cache-level = <2>;
  57. };
  58. };
  59. gic: interrupt-controller@f1001000 {
  60. compatible = "arm,gic-400";
  61. #interrupt-cells = <3>;
  62. #address-cells = <0>;
  63. interrupt-controller;
  64. reg = <0 0xf1001000 0 0x1000>,
  65. <0 0xf1002000 0 0x1000>,
  66. <0 0xf1004000 0 0x2000>,
  67. <0 0xf1006000 0 0x2000>;
  68. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  69. };
  70. gpio0: gpio@e6050000 {
  71. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  72. reg = <0 0xe6050000 0 0x50>;
  73. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  74. #gpio-cells = <2>;
  75. gpio-controller;
  76. gpio-ranges = <&pfc 0 0 32>;
  77. #interrupt-cells = <2>;
  78. interrupt-controller;
  79. clocks = <&mstp9_clks R8A7794_CLK_GPIO0>;
  80. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  81. };
  82. gpio1: gpio@e6051000 {
  83. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  84. reg = <0 0xe6051000 0 0x50>;
  85. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  86. #gpio-cells = <2>;
  87. gpio-controller;
  88. gpio-ranges = <&pfc 0 32 26>;
  89. #interrupt-cells = <2>;
  90. interrupt-controller;
  91. clocks = <&mstp9_clks R8A7794_CLK_GPIO1>;
  92. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  93. };
  94. gpio2: gpio@e6052000 {
  95. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  96. reg = <0 0xe6052000 0 0x50>;
  97. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  98. #gpio-cells = <2>;
  99. gpio-controller;
  100. gpio-ranges = <&pfc 0 64 32>;
  101. #interrupt-cells = <2>;
  102. interrupt-controller;
  103. clocks = <&mstp9_clks R8A7794_CLK_GPIO2>;
  104. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  105. };
  106. gpio3: gpio@e6053000 {
  107. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  108. reg = <0 0xe6053000 0 0x50>;
  109. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  110. #gpio-cells = <2>;
  111. gpio-controller;
  112. gpio-ranges = <&pfc 0 96 32>;
  113. #interrupt-cells = <2>;
  114. interrupt-controller;
  115. clocks = <&mstp9_clks R8A7794_CLK_GPIO3>;
  116. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  117. };
  118. gpio4: gpio@e6054000 {
  119. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  120. reg = <0 0xe6054000 0 0x50>;
  121. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  122. #gpio-cells = <2>;
  123. gpio-controller;
  124. gpio-ranges = <&pfc 0 128 32>;
  125. #interrupt-cells = <2>;
  126. interrupt-controller;
  127. clocks = <&mstp9_clks R8A7794_CLK_GPIO4>;
  128. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  129. };
  130. gpio5: gpio@e6055000 {
  131. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  132. reg = <0 0xe6055000 0 0x50>;
  133. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  134. #gpio-cells = <2>;
  135. gpio-controller;
  136. gpio-ranges = <&pfc 0 160 28>;
  137. #interrupt-cells = <2>;
  138. interrupt-controller;
  139. clocks = <&mstp9_clks R8A7794_CLK_GPIO5>;
  140. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  141. };
  142. gpio6: gpio@e6055400 {
  143. compatible = "renesas,gpio-r8a7794", "renesas,gpio-rcar";
  144. reg = <0 0xe6055400 0 0x50>;
  145. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  146. #gpio-cells = <2>;
  147. gpio-controller;
  148. gpio-ranges = <&pfc 0 192 26>;
  149. #interrupt-cells = <2>;
  150. interrupt-controller;
  151. clocks = <&mstp9_clks R8A7794_CLK_GPIO6>;
  152. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  153. };
  154. cmt0: timer@ffca0000 {
  155. compatible = "renesas,cmt-48-gen2";
  156. reg = <0 0xffca0000 0 0x1004>;
  157. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  158. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  159. clocks = <&mstp1_clks R8A7794_CLK_CMT0>;
  160. clock-names = "fck";
  161. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  162. renesas,channels-mask = <0x60>;
  163. status = "disabled";
  164. };
  165. cmt1: timer@e6130000 {
  166. compatible = "renesas,cmt-48-gen2";
  167. reg = <0 0xe6130000 0 0x1004>;
  168. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  169. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  170. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  171. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  172. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  173. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  174. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  175. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  176. clocks = <&mstp3_clks R8A7794_CLK_CMT1>;
  177. clock-names = "fck";
  178. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  179. renesas,channels-mask = <0xff>;
  180. status = "disabled";
  181. };
  182. timer {
  183. compatible = "arm,armv7-timer";
  184. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  185. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  186. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  187. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
  188. };
  189. irqc0: interrupt-controller@e61c0000 {
  190. compatible = "renesas,irqc-r8a7794", "renesas,irqc";
  191. #interrupt-cells = <2>;
  192. interrupt-controller;
  193. reg = <0 0xe61c0000 0 0x200>;
  194. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  195. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  196. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  197. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  198. <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  199. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  200. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  201. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  202. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  203. <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  204. clocks = <&mstp4_clks R8A7794_CLK_IRQC>;
  205. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  206. };
  207. pfc: pin-controller@e6060000 {
  208. compatible = "renesas,pfc-r8a7794";
  209. reg = <0 0xe6060000 0 0x11c>;
  210. };
  211. dmac0: dma-controller@e6700000 {
  212. compatible = "renesas,dmac-r8a7794", "renesas,rcar-dmac";
  213. reg = <0 0xe6700000 0 0x20000>;
  214. interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
  215. GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
  216. GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
  217. GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
  218. GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
  219. GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
  220. GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
  221. GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
  222. GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
  223. GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
  224. GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
  225. GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
  226. GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
  227. GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
  228. GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
  229. GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
  230. interrupt-names = "error",
  231. "ch0", "ch1", "ch2", "ch3",
  232. "ch4", "ch5", "ch6", "ch7",
  233. "ch8", "ch9", "ch10", "ch11",
  234. "ch12", "ch13", "ch14";
  235. clocks = <&mstp2_clks R8A7794_CLK_SYS_DMAC0>;
  236. clock-names = "fck";
  237. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  238. #dma-cells = <1>;
  239. dma-channels = <15>;
  240. };
  241. dmac1: dma-controller@e6720000 {
  242. compatible = "renesas,dmac-r8a7794", "renesas,rcar-dmac";
  243. reg = <0 0xe6720000 0 0x20000>;
  244. interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
  245. GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
  246. GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
  247. GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
  248. GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
  249. GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
  250. GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
  251. GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
  252. GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
  253. GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
  254. GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
  255. GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
  256. GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
  257. GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
  258. GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
  259. GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
  260. interrupt-names = "error",
  261. "ch0", "ch1", "ch2", "ch3",
  262. "ch4", "ch5", "ch6", "ch7",
  263. "ch8", "ch9", "ch10", "ch11",
  264. "ch12", "ch13", "ch14";
  265. clocks = <&mstp2_clks R8A7794_CLK_SYS_DMAC1>;
  266. clock-names = "fck";
  267. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  268. #dma-cells = <1>;
  269. dma-channels = <15>;
  270. };
  271. audma0: dma-controller@ec700000 {
  272. compatible = "renesas,dmac-r8a7794", "renesas,rcar-dmac";
  273. reg = <0 0xec700000 0 0x10000>;
  274. interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
  275. GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
  276. GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
  277. GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
  278. GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
  279. GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
  280. GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
  281. GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
  282. GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
  283. GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
  284. GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
  285. GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
  286. GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
  287. GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
  288. interrupt-names = "error",
  289. "ch0", "ch1", "ch2", "ch3", "ch4", "ch5",
  290. "ch6", "ch7", "ch8", "ch9", "ch10", "ch11",
  291. "ch12";
  292. clocks = <&mstp5_clks R8A7794_CLK_AUDIO_DMAC0>;
  293. clock-names = "fck";
  294. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  295. #dma-cells = <1>;
  296. dma-channels = <13>;
  297. };
  298. scifa0: serial@e6c40000 {
  299. compatible = "renesas,scifa-r8a7794",
  300. "renesas,rcar-gen2-scifa", "renesas,scifa";
  301. reg = <0 0xe6c40000 0 64>;
  302. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  303. clocks = <&mstp2_clks R8A7794_CLK_SCIFA0>;
  304. clock-names = "fck";
  305. dmas = <&dmac0 0x21>, <&dmac0 0x22>,
  306. <&dmac1 0x21>, <&dmac1 0x22>;
  307. dma-names = "tx", "rx", "tx", "rx";
  308. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  309. status = "disabled";
  310. };
  311. scifa1: serial@e6c50000 {
  312. compatible = "renesas,scifa-r8a7794",
  313. "renesas,rcar-gen2-scifa", "renesas,scifa";
  314. reg = <0 0xe6c50000 0 64>;
  315. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  316. clocks = <&mstp2_clks R8A7794_CLK_SCIFA1>;
  317. clock-names = "fck";
  318. dmas = <&dmac0 0x25>, <&dmac0 0x26>,
  319. <&dmac1 0x25>, <&dmac1 0x26>;
  320. dma-names = "tx", "rx", "tx", "rx";
  321. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  322. status = "disabled";
  323. };
  324. scifa2: serial@e6c60000 {
  325. compatible = "renesas,scifa-r8a7794",
  326. "renesas,rcar-gen2-scifa", "renesas,scifa";
  327. reg = <0 0xe6c60000 0 64>;
  328. interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
  329. clocks = <&mstp2_clks R8A7794_CLK_SCIFA2>;
  330. clock-names = "fck";
  331. dmas = <&dmac0 0x27>, <&dmac0 0x28>,
  332. <&dmac1 0x27>, <&dmac1 0x28>;
  333. dma-names = "tx", "rx", "tx", "rx";
  334. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  335. status = "disabled";
  336. };
  337. scifa3: serial@e6c70000 {
  338. compatible = "renesas,scifa-r8a7794",
  339. "renesas,rcar-gen2-scifa", "renesas,scifa";
  340. reg = <0 0xe6c70000 0 64>;
  341. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  342. clocks = <&mstp11_clks R8A7794_CLK_SCIFA3>;
  343. clock-names = "fck";
  344. dmas = <&dmac0 0x1b>, <&dmac0 0x1c>,
  345. <&dmac1 0x1b>, <&dmac1 0x1c>;
  346. dma-names = "tx", "rx", "tx", "rx";
  347. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  348. status = "disabled";
  349. };
  350. scifa4: serial@e6c78000 {
  351. compatible = "renesas,scifa-r8a7794",
  352. "renesas,rcar-gen2-scifa", "renesas,scifa";
  353. reg = <0 0xe6c78000 0 64>;
  354. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  355. clocks = <&mstp11_clks R8A7794_CLK_SCIFA4>;
  356. clock-names = "fck";
  357. dmas = <&dmac0 0x1f>, <&dmac0 0x20>,
  358. <&dmac1 0x1f>, <&dmac1 0x20>;
  359. dma-names = "tx", "rx", "tx", "rx";
  360. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  361. status = "disabled";
  362. };
  363. scifa5: serial@e6c80000 {
  364. compatible = "renesas,scifa-r8a7794",
  365. "renesas,rcar-gen2-scifa", "renesas,scifa";
  366. reg = <0 0xe6c80000 0 64>;
  367. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  368. clocks = <&mstp11_clks R8A7794_CLK_SCIFA5>;
  369. clock-names = "fck";
  370. dmas = <&dmac0 0x23>, <&dmac0 0x24>,
  371. <&dmac1 0x23>, <&dmac1 0x24>;
  372. dma-names = "tx", "rx", "tx", "rx";
  373. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  374. status = "disabled";
  375. };
  376. scifb0: serial@e6c20000 {
  377. compatible = "renesas,scifb-r8a7794",
  378. "renesas,rcar-gen2-scifb", "renesas,scifb";
  379. reg = <0 0xe6c20000 0 64>;
  380. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  381. clocks = <&mstp2_clks R8A7794_CLK_SCIFB0>;
  382. clock-names = "fck";
  383. dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
  384. <&dmac1 0x3d>, <&dmac1 0x3e>;
  385. dma-names = "tx", "rx", "tx", "rx";
  386. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  387. status = "disabled";
  388. };
  389. scifb1: serial@e6c30000 {
  390. compatible = "renesas,scifb-r8a7794",
  391. "renesas,rcar-gen2-scifb", "renesas,scifb";
  392. reg = <0 0xe6c30000 0 64>;
  393. interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
  394. clocks = <&mstp2_clks R8A7794_CLK_SCIFB1>;
  395. clock-names = "fck";
  396. dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
  397. <&dmac1 0x19>, <&dmac1 0x1a>;
  398. dma-names = "tx", "rx", "tx", "rx";
  399. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  400. status = "disabled";
  401. };
  402. scifb2: serial@e6ce0000 {
  403. compatible = "renesas,scifb-r8a7794",
  404. "renesas,rcar-gen2-scifb", "renesas,scifb";
  405. reg = <0 0xe6ce0000 0 64>;
  406. interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  407. clocks = <&mstp2_clks R8A7794_CLK_SCIFB2>;
  408. clock-names = "fck";
  409. dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
  410. <&dmac1 0x1d>, <&dmac1 0x1e>;
  411. dma-names = "tx", "rx", "tx", "rx";
  412. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  413. status = "disabled";
  414. };
  415. scif0: serial@e6e60000 {
  416. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  417. "renesas,scif";
  418. reg = <0 0xe6e60000 0 64>;
  419. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
  420. clocks = <&mstp7_clks R8A7794_CLK_SCIF0>, <&zs_clk>,
  421. <&scif_clk>;
  422. clock-names = "fck", "brg_int", "scif_clk";
  423. dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
  424. <&dmac1 0x29>, <&dmac1 0x2a>;
  425. dma-names = "tx", "rx", "tx", "rx";
  426. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  427. status = "disabled";
  428. };
  429. scif1: serial@e6e68000 {
  430. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  431. "renesas,scif";
  432. reg = <0 0xe6e68000 0 64>;
  433. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  434. clocks = <&mstp7_clks R8A7794_CLK_SCIF1>, <&zs_clk>,
  435. <&scif_clk>;
  436. clock-names = "fck", "brg_int", "scif_clk";
  437. dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
  438. <&dmac1 0x2d>, <&dmac1 0x2e>;
  439. dma-names = "tx", "rx", "tx", "rx";
  440. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  441. status = "disabled";
  442. };
  443. scif2: serial@e6e58000 {
  444. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  445. "renesas,scif";
  446. reg = <0 0xe6e58000 0 64>;
  447. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  448. clocks = <&mstp7_clks R8A7794_CLK_SCIF2>, <&zs_clk>,
  449. <&scif_clk>;
  450. clock-names = "fck", "brg_int", "scif_clk";
  451. dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
  452. <&dmac1 0x2b>, <&dmac1 0x2c>;
  453. dma-names = "tx", "rx", "tx", "rx";
  454. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  455. status = "disabled";
  456. };
  457. scif3: serial@e6ea8000 {
  458. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  459. "renesas,scif";
  460. reg = <0 0xe6ea8000 0 64>;
  461. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  462. clocks = <&mstp7_clks R8A7794_CLK_SCIF3>, <&zs_clk>,
  463. <&scif_clk>;
  464. clock-names = "fck", "brg_int", "scif_clk";
  465. dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
  466. <&dmac1 0x2f>, <&dmac1 0x30>;
  467. dma-names = "tx", "rx", "tx", "rx";
  468. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  469. status = "disabled";
  470. };
  471. scif4: serial@e6ee0000 {
  472. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  473. "renesas,scif";
  474. reg = <0 0xe6ee0000 0 64>;
  475. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  476. clocks = <&mstp7_clks R8A7794_CLK_SCIF4>, <&zs_clk>,
  477. <&scif_clk>;
  478. clock-names = "fck", "brg_int", "scif_clk";
  479. dmas = <&dmac0 0xfb>, <&dmac0 0xfc>,
  480. <&dmac1 0xfb>, <&dmac1 0xfc>;
  481. dma-names = "tx", "rx", "tx", "rx";
  482. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  483. status = "disabled";
  484. };
  485. scif5: serial@e6ee8000 {
  486. compatible = "renesas,scif-r8a7794", "renesas,rcar-gen2-scif",
  487. "renesas,scif";
  488. reg = <0 0xe6ee8000 0 64>;
  489. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  490. clocks = <&mstp7_clks R8A7794_CLK_SCIF5>, <&zs_clk>,
  491. <&scif_clk>;
  492. clock-names = "fck", "brg_int", "scif_clk";
  493. dmas = <&dmac0 0xfd>, <&dmac0 0xfe>,
  494. <&dmac1 0xfd>, <&dmac1 0xfe>;
  495. dma-names = "tx", "rx", "tx", "rx";
  496. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  497. status = "disabled";
  498. };
  499. hscif0: serial@e62c0000 {
  500. compatible = "renesas,hscif-r8a7794",
  501. "renesas,rcar-gen2-hscif", "renesas,hscif";
  502. reg = <0 0xe62c0000 0 96>;
  503. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  504. clocks = <&mstp7_clks R8A7794_CLK_HSCIF0>, <&zs_clk>,
  505. <&scif_clk>;
  506. clock-names = "fck", "brg_int", "scif_clk";
  507. dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
  508. <&dmac1 0x39>, <&dmac1 0x3a>;
  509. dma-names = "tx", "rx", "tx", "rx";
  510. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  511. status = "disabled";
  512. };
  513. hscif1: serial@e62c8000 {
  514. compatible = "renesas,hscif-r8a7794",
  515. "renesas,rcar-gen2-hscif", "renesas,hscif";
  516. reg = <0 0xe62c8000 0 96>;
  517. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  518. clocks = <&mstp7_clks R8A7794_CLK_HSCIF1>, <&zs_clk>,
  519. <&scif_clk>;
  520. clock-names = "fck", "brg_int", "scif_clk";
  521. dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
  522. <&dmac1 0x4d>, <&dmac1 0x4e>;
  523. dma-names = "tx", "rx", "tx", "rx";
  524. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  525. status = "disabled";
  526. };
  527. hscif2: serial@e62d0000 {
  528. compatible = "renesas,hscif-r8a7794",
  529. "renesas,rcar-gen2-hscif", "renesas,hscif";
  530. reg = <0 0xe62d0000 0 96>;
  531. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  532. clocks = <&mstp7_clks R8A7794_CLK_HSCIF2>, <&zs_clk>,
  533. <&scif_clk>;
  534. clock-names = "fck", "brg_int", "scif_clk";
  535. dmas = <&dmac0 0x3b>, <&dmac0 0x3c>,
  536. <&dmac1 0x3b>, <&dmac1 0x3c>;
  537. dma-names = "tx", "rx", "tx", "rx";
  538. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  539. status = "disabled";
  540. };
  541. ether: ethernet@ee700000 {
  542. compatible = "renesas,ether-r8a7794";
  543. reg = <0 0xee700000 0 0x400>;
  544. interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
  545. clocks = <&mstp8_clks R8A7794_CLK_ETHER>;
  546. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  547. phy-mode = "rmii";
  548. #address-cells = <1>;
  549. #size-cells = <0>;
  550. status = "disabled";
  551. };
  552. avb: ethernet@e6800000 {
  553. compatible = "renesas,etheravb-r8a7794",
  554. "renesas,etheravb-rcar-gen2";
  555. reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
  556. interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
  557. clocks = <&mstp8_clks R8A7794_CLK_ETHERAVB>;
  558. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  559. #address-cells = <1>;
  560. #size-cells = <0>;
  561. status = "disabled";
  562. };
  563. /* The memory map in the User's Manual maps the cores to bus numbers */
  564. i2c0: i2c@e6508000 {
  565. compatible = "renesas,i2c-r8a7794";
  566. reg = <0 0xe6508000 0 0x40>;
  567. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  568. clocks = <&mstp9_clks R8A7794_CLK_I2C0>;
  569. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  570. #address-cells = <1>;
  571. #size-cells = <0>;
  572. i2c-scl-internal-delay-ns = <6>;
  573. status = "disabled";
  574. };
  575. i2c1: i2c@e6518000 {
  576. compatible = "renesas,i2c-r8a7794";
  577. reg = <0 0xe6518000 0 0x40>;
  578. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
  579. clocks = <&mstp9_clks R8A7794_CLK_I2C1>;
  580. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  581. #address-cells = <1>;
  582. #size-cells = <0>;
  583. i2c-scl-internal-delay-ns = <6>;
  584. status = "disabled";
  585. };
  586. i2c2: i2c@e6530000 {
  587. compatible = "renesas,i2c-r8a7794";
  588. reg = <0 0xe6530000 0 0x40>;
  589. interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
  590. clocks = <&mstp9_clks R8A7794_CLK_I2C2>;
  591. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  592. #address-cells = <1>;
  593. #size-cells = <0>;
  594. i2c-scl-internal-delay-ns = <6>;
  595. status = "disabled";
  596. };
  597. i2c3: i2c@e6540000 {
  598. compatible = "renesas,i2c-r8a7794";
  599. reg = <0 0xe6540000 0 0x40>;
  600. interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
  601. clocks = <&mstp9_clks R8A7794_CLK_I2C3>;
  602. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  603. #address-cells = <1>;
  604. #size-cells = <0>;
  605. i2c-scl-internal-delay-ns = <6>;
  606. status = "disabled";
  607. };
  608. i2c4: i2c@e6520000 {
  609. compatible = "renesas,i2c-r8a7794";
  610. reg = <0 0xe6520000 0 0x40>;
  611. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  612. clocks = <&mstp9_clks R8A7794_CLK_I2C4>;
  613. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  614. #address-cells = <1>;
  615. #size-cells = <0>;
  616. i2c-scl-internal-delay-ns = <6>;
  617. status = "disabled";
  618. };
  619. i2c5: i2c@e6528000 {
  620. compatible = "renesas,i2c-r8a7794";
  621. reg = <0 0xe6528000 0 0x40>;
  622. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  623. clocks = <&mstp9_clks R8A7794_CLK_I2C5>;
  624. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  625. #address-cells = <1>;
  626. #size-cells = <0>;
  627. i2c-scl-internal-delay-ns = <6>;
  628. status = "disabled";
  629. };
  630. i2c6: i2c@e6500000 {
  631. compatible = "renesas,iic-r8a7794", "renesas,rmobile-iic";
  632. reg = <0 0xe6500000 0 0x425>;
  633. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  634. clocks = <&mstp3_clks R8A7794_CLK_IIC0>;
  635. dmas = <&dmac0 0x61>, <&dmac0 0x62>,
  636. <&dmac1 0x61>, <&dmac1 0x62>;
  637. dma-names = "tx", "rx", "tx", "rx";
  638. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  639. #address-cells = <1>;
  640. #size-cells = <0>;
  641. status = "disabled";
  642. };
  643. i2c7: i2c@e6510000 {
  644. compatible = "renesas,iic-r8a7794", "renesas,rmobile-iic";
  645. reg = <0 0xe6510000 0 0x425>;
  646. interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  647. clocks = <&mstp3_clks R8A7794_CLK_IIC1>;
  648. dmas = <&dmac0 0x65>, <&dmac0 0x66>,
  649. <&dmac1 0x65>, <&dmac1 0x66>;
  650. dma-names = "tx", "rx", "tx", "rx";
  651. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  652. #address-cells = <1>;
  653. #size-cells = <0>;
  654. status = "disabled";
  655. };
  656. mmcif0: mmc@ee200000 {
  657. compatible = "renesas,mmcif-r8a7794", "renesas,sh-mmcif";
  658. reg = <0 0xee200000 0 0x80>;
  659. interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
  660. clocks = <&mstp3_clks R8A7794_CLK_MMCIF0>;
  661. dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
  662. <&dmac1 0xd1>, <&dmac1 0xd2>;
  663. dma-names = "tx", "rx", "tx", "rx";
  664. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  665. reg-io-width = <4>;
  666. status = "disabled";
  667. };
  668. sdhi0: sd@ee100000 {
  669. compatible = "renesas,sdhi-r8a7794";
  670. reg = <0 0xee100000 0 0x328>;
  671. interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
  672. clocks = <&mstp3_clks R8A7794_CLK_SDHI0>;
  673. dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
  674. <&dmac1 0xcd>, <&dmac1 0xce>;
  675. dma-names = "tx", "rx", "tx", "rx";
  676. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  677. status = "disabled";
  678. };
  679. sdhi1: sd@ee140000 {
  680. compatible = "renesas,sdhi-r8a7794";
  681. reg = <0 0xee140000 0 0x100>;
  682. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  683. clocks = <&mstp3_clks R8A7794_CLK_SDHI1>;
  684. dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
  685. <&dmac1 0xc1>, <&dmac1 0xc2>;
  686. dma-names = "tx", "rx", "tx", "rx";
  687. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  688. status = "disabled";
  689. };
  690. sdhi2: sd@ee160000 {
  691. compatible = "renesas,sdhi-r8a7794";
  692. reg = <0 0xee160000 0 0x100>;
  693. interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  694. clocks = <&mstp3_clks R8A7794_CLK_SDHI2>;
  695. dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
  696. <&dmac1 0xd3>, <&dmac1 0xd4>;
  697. dma-names = "tx", "rx", "tx", "rx";
  698. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  699. status = "disabled";
  700. };
  701. qspi: spi@e6b10000 {
  702. compatible = "renesas,qspi-r8a7794", "renesas,qspi";
  703. reg = <0 0xe6b10000 0 0x2c>;
  704. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  705. clocks = <&mstp9_clks R8A7794_CLK_QSPI_MOD>;
  706. dmas = <&dmac0 0x17>, <&dmac0 0x18>,
  707. <&dmac1 0x17>, <&dmac1 0x18>;
  708. dma-names = "tx", "rx", "tx", "rx";
  709. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  710. num-cs = <1>;
  711. #address-cells = <1>;
  712. #size-cells = <0>;
  713. status = "disabled";
  714. };
  715. vin0: video@e6ef0000 {
  716. compatible = "renesas,vin-r8a7794";
  717. reg = <0 0xe6ef0000 0 0x1000>;
  718. interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
  719. clocks = <&mstp8_clks R8A7794_CLK_VIN0>;
  720. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  721. status = "disabled";
  722. };
  723. vin1: video@e6ef1000 {
  724. compatible = "renesas,vin-r8a7794";
  725. reg = <0 0xe6ef1000 0 0x1000>;
  726. interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
  727. clocks = <&mstp8_clks R8A7794_CLK_VIN1>;
  728. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  729. status = "disabled";
  730. };
  731. pci0: pci@ee090000 {
  732. compatible = "renesas,pci-r8a7794", "renesas,pci-rcar-gen2";
  733. device_type = "pci";
  734. reg = <0 0xee090000 0 0xc00>,
  735. <0 0xee080000 0 0x1100>;
  736. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  737. clocks = <&mstp7_clks R8A7794_CLK_EHCI>;
  738. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  739. status = "disabled";
  740. bus-range = <0 0>;
  741. #address-cells = <3>;
  742. #size-cells = <2>;
  743. #interrupt-cells = <1>;
  744. ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
  745. interrupt-map-mask = <0xff00 0 0 0x7>;
  746. interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
  747. 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
  748. 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  749. usb@0,1 {
  750. reg = <0x800 0 0 0 0>;
  751. device_type = "pci";
  752. phys = <&usb0 0>;
  753. phy-names = "usb";
  754. };
  755. usb@0,2 {
  756. reg = <0x1000 0 0 0 0>;
  757. device_type = "pci";
  758. phys = <&usb0 0>;
  759. phy-names = "usb";
  760. };
  761. };
  762. pci1: pci@ee0d0000 {
  763. compatible = "renesas,pci-r8a7794", "renesas,pci-rcar-gen2";
  764. device_type = "pci";
  765. reg = <0 0xee0d0000 0 0xc00>,
  766. <0 0xee0c0000 0 0x1100>;
  767. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  768. clocks = <&mstp7_clks R8A7794_CLK_EHCI>;
  769. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  770. status = "disabled";
  771. bus-range = <1 1>;
  772. #address-cells = <3>;
  773. #size-cells = <2>;
  774. #interrupt-cells = <1>;
  775. ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
  776. interrupt-map-mask = <0xff00 0 0 0x7>;
  777. interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
  778. 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
  779. 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  780. usb@0,1 {
  781. reg = <0x800 0 0 0 0>;
  782. device_type = "pci";
  783. phys = <&usb2 0>;
  784. phy-names = "usb";
  785. };
  786. usb@0,2 {
  787. reg = <0x1000 0 0 0 0>;
  788. device_type = "pci";
  789. phys = <&usb2 0>;
  790. phy-names = "usb";
  791. };
  792. };
  793. hsusb: usb@e6590000 {
  794. compatible = "renesas,usbhs-r8a7794", "renesas,rcar-gen2-usbhs";
  795. reg = <0 0xe6590000 0 0x100>;
  796. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  797. clocks = <&mstp7_clks R8A7794_CLK_HSUSB>;
  798. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  799. renesas,buswait = <4>;
  800. phys = <&usb0 1>;
  801. phy-names = "usb";
  802. status = "disabled";
  803. };
  804. usbphy: usb-phy@e6590100 {
  805. compatible = "renesas,usb-phy-r8a7794";
  806. reg = <0 0xe6590100 0 0x100>;
  807. #address-cells = <1>;
  808. #size-cells = <0>;
  809. clocks = <&mstp7_clks R8A7794_CLK_HSUSB>;
  810. clock-names = "usbhs";
  811. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  812. status = "disabled";
  813. usb0: usb-channel@0 {
  814. reg = <0>;
  815. #phy-cells = <1>;
  816. };
  817. usb2: usb-channel@2 {
  818. reg = <2>;
  819. #phy-cells = <1>;
  820. };
  821. };
  822. vsp1@fe928000 {
  823. compatible = "renesas,vsp1";
  824. reg = <0 0xfe928000 0 0x8000>;
  825. interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
  826. clocks = <&mstp1_clks R8A7794_CLK_VSP1_S>;
  827. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  828. };
  829. vsp1@fe930000 {
  830. compatible = "renesas,vsp1";
  831. reg = <0 0xfe930000 0 0x8000>;
  832. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  833. clocks = <&mstp1_clks R8A7794_CLK_VSP1_DU0>;
  834. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  835. };
  836. du: display@feb00000 {
  837. compatible = "renesas,du-r8a7794";
  838. reg = <0 0xfeb00000 0 0x40000>;
  839. reg-names = "du";
  840. interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  841. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
  842. clocks = <&mstp7_clks R8A7794_CLK_DU0>,
  843. <&mstp7_clks R8A7794_CLK_DU1>;
  844. clock-names = "du.0", "du.1";
  845. status = "disabled";
  846. ports {
  847. #address-cells = <1>;
  848. #size-cells = <0>;
  849. port@0 {
  850. reg = <0>;
  851. du_out_rgb0: endpoint {
  852. };
  853. };
  854. port@1 {
  855. reg = <1>;
  856. du_out_rgb1: endpoint {
  857. };
  858. };
  859. };
  860. };
  861. can0: can@e6e80000 {
  862. compatible = "renesas,can-r8a7794", "renesas,rcar-gen2-can";
  863. reg = <0 0xe6e80000 0 0x1000>;
  864. interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
  865. clocks = <&mstp9_clks R8A7794_CLK_RCAN0>,
  866. <&cpg_clocks R8A7794_CLK_RCAN>, <&can_clk>;
  867. clock-names = "clkp1", "clkp2", "can_clk";
  868. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  869. status = "disabled";
  870. };
  871. can1: can@e6e88000 {
  872. compatible = "renesas,can-r8a7794", "renesas,rcar-gen2-can";
  873. reg = <0 0xe6e88000 0 0x1000>;
  874. interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
  875. clocks = <&mstp9_clks R8A7794_CLK_RCAN1>,
  876. <&cpg_clocks R8A7794_CLK_RCAN>, <&can_clk>;
  877. clock-names = "clkp1", "clkp2", "can_clk";
  878. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  879. status = "disabled";
  880. };
  881. clocks {
  882. #address-cells = <2>;
  883. #size-cells = <2>;
  884. ranges;
  885. /* External root clock */
  886. extal_clk: extal {
  887. compatible = "fixed-clock";
  888. #clock-cells = <0>;
  889. /* This value must be overriden by the board. */
  890. clock-frequency = <0>;
  891. };
  892. /* External USB clock - can be overridden by the board */
  893. usb_extal_clk: usb_extal {
  894. compatible = "fixed-clock";
  895. #clock-cells = <0>;
  896. clock-frequency = <48000000>;
  897. };
  898. /* External CAN clock */
  899. can_clk: can {
  900. compatible = "fixed-clock";
  901. #clock-cells = <0>;
  902. /* This value must be overridden by the board. */
  903. clock-frequency = <0>;
  904. };
  905. /* External SCIF clock */
  906. scif_clk: scif {
  907. compatible = "fixed-clock";
  908. #clock-cells = <0>;
  909. /* This value must be overridden by the board. */
  910. clock-frequency = <0>;
  911. };
  912. /*
  913. * The external audio clocks are configured as 0 Hz fixed
  914. * frequency clocks by default. Boards that provide audio
  915. * clocks should override them.
  916. */
  917. audio_clka: audio_clka {
  918. compatible = "fixed-clock";
  919. #clock-cells = <0>;
  920. clock-frequency = <0>;
  921. };
  922. audio_clkb: audio_clkb {
  923. compatible = "fixed-clock";
  924. #clock-cells = <0>;
  925. clock-frequency = <0>;
  926. };
  927. audio_clkc: audio_clkc {
  928. compatible = "fixed-clock";
  929. #clock-cells = <0>;
  930. clock-frequency = <0>;
  931. };
  932. /* Special CPG clocks */
  933. cpg_clocks: cpg_clocks@e6150000 {
  934. compatible = "renesas,r8a7794-cpg-clocks",
  935. "renesas,rcar-gen2-cpg-clocks";
  936. reg = <0 0xe6150000 0 0x1000>;
  937. clocks = <&extal_clk &usb_extal_clk>;
  938. #clock-cells = <1>;
  939. clock-output-names = "main", "pll0", "pll1", "pll3",
  940. "lb", "qspi", "sdh", "sd0", "rcan";
  941. #power-domain-cells = <0>;
  942. };
  943. /* Variable factor clocks */
  944. sd2_clk: sd2@e6150078 {
  945. compatible = "renesas,r8a7794-div6-clock", "renesas,cpg-div6-clock";
  946. reg = <0 0xe6150078 0 4>;
  947. clocks = <&pll1_div2_clk>;
  948. #clock-cells = <0>;
  949. };
  950. sd3_clk: sd3@e615026c {
  951. compatible = "renesas,r8a7794-div6-clock", "renesas,cpg-div6-clock";
  952. reg = <0 0xe615026c 0 4>;
  953. clocks = <&pll1_div2_clk>;
  954. #clock-cells = <0>;
  955. };
  956. mmc0_clk: mmc0@e6150240 {
  957. compatible = "renesas,r8a7794-div6-clock", "renesas,cpg-div6-clock";
  958. reg = <0 0xe6150240 0 4>;
  959. clocks = <&pll1_div2_clk>;
  960. #clock-cells = <0>;
  961. };
  962. /* Fixed factor clocks */
  963. pll1_div2_clk: pll1_div2 {
  964. compatible = "fixed-factor-clock";
  965. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  966. #clock-cells = <0>;
  967. clock-div = <2>;
  968. clock-mult = <1>;
  969. };
  970. zg_clk: zg {
  971. compatible = "fixed-factor-clock";
  972. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  973. #clock-cells = <0>;
  974. clock-div = <6>;
  975. clock-mult = <1>;
  976. };
  977. zx_clk: zx {
  978. compatible = "fixed-factor-clock";
  979. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  980. #clock-cells = <0>;
  981. clock-div = <3>;
  982. clock-mult = <1>;
  983. };
  984. zs_clk: zs {
  985. compatible = "fixed-factor-clock";
  986. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  987. #clock-cells = <0>;
  988. clock-div = <6>;
  989. clock-mult = <1>;
  990. };
  991. hp_clk: hp {
  992. compatible = "fixed-factor-clock";
  993. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  994. #clock-cells = <0>;
  995. clock-div = <12>;
  996. clock-mult = <1>;
  997. };
  998. i_clk: i {
  999. compatible = "fixed-factor-clock";
  1000. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1001. #clock-cells = <0>;
  1002. clock-div = <2>;
  1003. clock-mult = <1>;
  1004. };
  1005. b_clk: b {
  1006. compatible = "fixed-factor-clock";
  1007. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1008. #clock-cells = <0>;
  1009. clock-div = <12>;
  1010. clock-mult = <1>;
  1011. };
  1012. p_clk: p {
  1013. compatible = "fixed-factor-clock";
  1014. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1015. #clock-cells = <0>;
  1016. clock-div = <24>;
  1017. clock-mult = <1>;
  1018. };
  1019. cl_clk: cl {
  1020. compatible = "fixed-factor-clock";
  1021. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1022. #clock-cells = <0>;
  1023. clock-div = <48>;
  1024. clock-mult = <1>;
  1025. };
  1026. m2_clk: m2 {
  1027. compatible = "fixed-factor-clock";
  1028. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1029. #clock-cells = <0>;
  1030. clock-div = <8>;
  1031. clock-mult = <1>;
  1032. };
  1033. rclk_clk: rclk {
  1034. compatible = "fixed-factor-clock";
  1035. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1036. #clock-cells = <0>;
  1037. clock-div = <(48 * 1024)>;
  1038. clock-mult = <1>;
  1039. };
  1040. oscclk_clk: oscclk {
  1041. compatible = "fixed-factor-clock";
  1042. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1043. #clock-cells = <0>;
  1044. clock-div = <(12 * 1024)>;
  1045. clock-mult = <1>;
  1046. };
  1047. zb3_clk: zb3 {
  1048. compatible = "fixed-factor-clock";
  1049. clocks = <&cpg_clocks R8A7794_CLK_PLL3>;
  1050. #clock-cells = <0>;
  1051. clock-div = <4>;
  1052. clock-mult = <1>;
  1053. };
  1054. zb3d2_clk: zb3d2 {
  1055. compatible = "fixed-factor-clock";
  1056. clocks = <&cpg_clocks R8A7794_CLK_PLL3>;
  1057. #clock-cells = <0>;
  1058. clock-div = <8>;
  1059. clock-mult = <1>;
  1060. };
  1061. ddr_clk: ddr {
  1062. compatible = "fixed-factor-clock";
  1063. clocks = <&cpg_clocks R8A7794_CLK_PLL3>;
  1064. #clock-cells = <0>;
  1065. clock-div = <8>;
  1066. clock-mult = <1>;
  1067. };
  1068. mp_clk: mp {
  1069. compatible = "fixed-factor-clock";
  1070. clocks = <&pll1_div2_clk>;
  1071. #clock-cells = <0>;
  1072. clock-div = <15>;
  1073. clock-mult = <1>;
  1074. };
  1075. cp_clk: cp {
  1076. compatible = "fixed-factor-clock";
  1077. clocks = <&cpg_clocks R8A7794_CLK_PLL1>;
  1078. #clock-cells = <0>;
  1079. clock-div = <48>;
  1080. clock-mult = <1>;
  1081. };
  1082. acp_clk: acp {
  1083. compatible = "fixed-factor-clock";
  1084. clocks = <&extal_clk>;
  1085. #clock-cells = <0>;
  1086. clock-div = <2>;
  1087. clock-mult = <1>;
  1088. };
  1089. /* Gate clocks */
  1090. mstp0_clks: mstp0_clks@e6150130 {
  1091. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1092. reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
  1093. clocks = <&mp_clk>;
  1094. #clock-cells = <1>;
  1095. clock-indices = <R8A7794_CLK_MSIOF0>;
  1096. clock-output-names = "msiof0";
  1097. };
  1098. mstp1_clks: mstp1_clks@e6150134 {
  1099. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1100. reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
  1101. clocks = <&zs_clk>, <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>,
  1102. <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>, <&cp_clk>,
  1103. <&zs_clk>, <&zs_clk>;
  1104. #clock-cells = <1>;
  1105. clock-indices = <
  1106. R8A7794_CLK_VCP0 R8A7794_CLK_VPC0 R8A7794_CLK_TMU1
  1107. R8A7794_CLK_3DG R8A7794_CLK_2DDMAC R8A7794_CLK_FDP1_0
  1108. R8A7794_CLK_TMU3 R8A7794_CLK_TMU2 R8A7794_CLK_CMT0
  1109. R8A7794_CLK_TMU0 R8A7794_CLK_VSP1_DU0 R8A7794_CLK_VSP1_S
  1110. >;
  1111. clock-output-names =
  1112. "vcp0", "vpc0", "tmu1", "3dg", "2ddmac", "fdp1-0",
  1113. "tmu3", "tmu2", "cmt0", "tmu0", "vsp1-du0", "vsps";
  1114. };
  1115. mstp2_clks: mstp2_clks@e6150138 {
  1116. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1117. reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
  1118. clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
  1119. <&mp_clk>, <&mp_clk>, <&mp_clk>,
  1120. <&zs_clk>, <&zs_clk>;
  1121. #clock-cells = <1>;
  1122. clock-indices = <
  1123. R8A7794_CLK_SCIFA2 R8A7794_CLK_SCIFA1 R8A7794_CLK_SCIFA0
  1124. R8A7794_CLK_MSIOF2 R8A7794_CLK_SCIFB0 R8A7794_CLK_SCIFB1
  1125. R8A7794_CLK_MSIOF1 R8A7794_CLK_SCIFB2
  1126. R8A7794_CLK_SYS_DMAC1 R8A7794_CLK_SYS_DMAC0
  1127. >;
  1128. clock-output-names =
  1129. "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
  1130. "scifb1", "msiof1", "scifb2",
  1131. "sys-dmac1", "sys-dmac0";
  1132. };
  1133. mstp3_clks: mstp3_clks@e615013c {
  1134. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1135. reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
  1136. clocks = <&sd3_clk>, <&sd2_clk>, <&cpg_clocks R8A7794_CLK_SD0>,
  1137. <&mmc0_clk>, <&hp_clk>, <&hp_clk>, <&rclk_clk>,
  1138. <&hp_clk>, <&hp_clk>;
  1139. #clock-cells = <1>;
  1140. clock-indices = <
  1141. R8A7794_CLK_SDHI2 R8A7794_CLK_SDHI1 R8A7794_CLK_SDHI0
  1142. R8A7794_CLK_MMCIF0 R8A7794_CLK_IIC0
  1143. R8A7794_CLK_IIC1 R8A7794_CLK_CMT1
  1144. R8A7794_CLK_USBDMAC0 R8A7794_CLK_USBDMAC1
  1145. >;
  1146. clock-output-names =
  1147. "sdhi2", "sdhi1", "sdhi0",
  1148. "mmcif0", "i2c6", "i2c7",
  1149. "cmt1", "usbdmac0", "usbdmac1";
  1150. };
  1151. mstp4_clks: mstp4_clks@e6150140 {
  1152. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1153. reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
  1154. clocks = <&cp_clk>;
  1155. #clock-cells = <1>;
  1156. clock-indices = <R8A7794_CLK_IRQC>;
  1157. clock-output-names = "irqc";
  1158. };
  1159. mstp5_clks: mstp5_clks@e6150144 {
  1160. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1161. reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
  1162. clocks = <&hp_clk>, <&p_clk>;
  1163. #clock-cells = <1>;
  1164. clock-indices = <R8A7794_CLK_AUDIO_DMAC0
  1165. R8A7794_CLK_PWM>;
  1166. clock-output-names = "audmac0", "pwm";
  1167. };
  1168. mstp7_clks: mstp7_clks@e615014c {
  1169. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1170. reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
  1171. clocks = <&mp_clk>, <&hp_clk>,
  1172. <&zs_clk>, <&p_clk>, <&p_clk>, <&zs_clk>,
  1173. <&zs_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
  1174. <&zx_clk>, <&zx_clk>;
  1175. #clock-cells = <1>;
  1176. clock-indices = <
  1177. R8A7794_CLK_EHCI R8A7794_CLK_HSUSB
  1178. R8A7794_CLK_HSCIF2 R8A7794_CLK_SCIF5
  1179. R8A7794_CLK_SCIF4 R8A7794_CLK_HSCIF1 R8A7794_CLK_HSCIF0
  1180. R8A7794_CLK_SCIF3 R8A7794_CLK_SCIF2 R8A7794_CLK_SCIF1
  1181. R8A7794_CLK_SCIF0
  1182. R8A7794_CLK_DU1 R8A7794_CLK_DU0
  1183. >;
  1184. clock-output-names =
  1185. "ehci", "hsusb",
  1186. "hscif2", "scif5", "scif4", "hscif1", "hscif0",
  1187. "scif3", "scif2", "scif1", "scif0",
  1188. "du1", "du0";
  1189. };
  1190. mstp8_clks: mstp8_clks@e6150990 {
  1191. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1192. reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
  1193. clocks = <&zg_clk>, <&zg_clk>, <&hp_clk>, <&p_clk>;
  1194. #clock-cells = <1>;
  1195. clock-indices = <
  1196. R8A7794_CLK_VIN1 R8A7794_CLK_VIN0
  1197. R8A7794_CLK_ETHERAVB R8A7794_CLK_ETHER
  1198. >;
  1199. clock-output-names =
  1200. "vin1", "vin0", "etheravb", "ether";
  1201. };
  1202. mstp9_clks: mstp9_clks@e6150994 {
  1203. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1204. reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
  1205. clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
  1206. <&cp_clk>, <&cp_clk>, <&cp_clk>, <&p_clk>,
  1207. <&p_clk>, <&cpg_clocks R8A7794_CLK_QSPI>,
  1208. <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>,
  1209. <&hp_clk>, <&hp_clk>;
  1210. #clock-cells = <1>;
  1211. clock-indices = <R8A7794_CLK_GPIO6 R8A7794_CLK_GPIO5
  1212. R8A7794_CLK_GPIO4 R8A7794_CLK_GPIO3
  1213. R8A7794_CLK_GPIO2 R8A7794_CLK_GPIO1
  1214. R8A7794_CLK_GPIO0 R8A7794_CLK_RCAN1
  1215. R8A7794_CLK_RCAN0 R8A7794_CLK_QSPI_MOD
  1216. R8A7794_CLK_I2C5 R8A7794_CLK_I2C4
  1217. R8A7794_CLK_I2C3 R8A7794_CLK_I2C2
  1218. R8A7794_CLK_I2C1 R8A7794_CLK_I2C0>;
  1219. clock-output-names =
  1220. "gpio6", "gpio5", "gpio4", "gpio3", "gpio2",
  1221. "gpio1", "gpio0", "rcan1", "rcan0", "qspi_mod",
  1222. "i2c5", "i2c4", "i2c3", "i2c2", "i2c1", "i2c0";
  1223. };
  1224. mstp10_clks: mstp10_clks@e6150998 {
  1225. compatible = "renesas,r8a7794-mstp-clocks",
  1226. "renesas,cpg-mstp-clocks";
  1227. reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
  1228. clocks = <&p_clk>,
  1229. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1230. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1231. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1232. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1233. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1234. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1235. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1236. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1237. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1238. <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1239. <&p_clk>,
  1240. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1241. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1242. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1243. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1244. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1245. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1246. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1247. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1248. <&mstp10_clks R8A7794_CLK_SCU_ALL>,
  1249. <&mstp10_clks R8A7794_CLK_SCU_ALL>;
  1250. #clock-cells = <1>;
  1251. clock-indices = <R8A7794_CLK_SSI_ALL
  1252. R8A7794_CLK_SSI9 R8A7794_CLK_SSI8
  1253. R8A7794_CLK_SSI7 R8A7794_CLK_SSI6
  1254. R8A7794_CLK_SSI5 R8A7794_CLK_SSI4
  1255. R8A7794_CLK_SSI3 R8A7794_CLK_SSI2
  1256. R8A7794_CLK_SSI1 R8A7794_CLK_SSI0
  1257. R8A7794_CLK_SCU_ALL
  1258. R8A7794_CLK_SCU_DVC1
  1259. R8A7794_CLK_SCU_DVC0
  1260. R8A7794_CLK_SCU_CTU1_MIX1
  1261. R8A7794_CLK_SCU_CTU0_MIX0
  1262. R8A7794_CLK_SCU_SRC6
  1263. R8A7794_CLK_SCU_SRC5
  1264. R8A7794_CLK_SCU_SRC4
  1265. R8A7794_CLK_SCU_SRC3
  1266. R8A7794_CLK_SCU_SRC2
  1267. R8A7794_CLK_SCU_SRC1>;
  1268. clock-output-names = "ssi-all", "ssi9", "ssi8", "ssi7",
  1269. "ssi6", "ssi5", "ssi4", "ssi3",
  1270. "ssi2", "ssi1", "ssi0",
  1271. "scu-all", "scu-dvc1", "scu-dvc0",
  1272. "scu-ctu1-mix1", "scu-ctu0-mix0",
  1273. "scu-src6", "scu-src5", "scu-src4",
  1274. "scu-src3", "scu-src2", "scu-src1";
  1275. };
  1276. mstp11_clks: mstp11_clks@e615099c {
  1277. compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
  1278. reg = <0 0xe615099c 0 4>, <0 0xe61509ac 0 4>;
  1279. clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>;
  1280. #clock-cells = <1>;
  1281. clock-indices = <
  1282. R8A7794_CLK_SCIFA3 R8A7794_CLK_SCIFA4 R8A7794_CLK_SCIFA5
  1283. >;
  1284. clock-output-names = "scifa3", "scifa4", "scifa5";
  1285. };
  1286. };
  1287. sysc: system-controller@e6180000 {
  1288. compatible = "renesas,r8a7794-sysc";
  1289. reg = <0 0xe6180000 0 0x0200>;
  1290. #power-domain-cells = <1>;
  1291. };
  1292. ipmmu_sy0: mmu@e6280000 {
  1293. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1294. reg = <0 0xe6280000 0 0x1000>;
  1295. interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
  1296. <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
  1297. #iommu-cells = <1>;
  1298. status = "disabled";
  1299. };
  1300. ipmmu_sy1: mmu@e6290000 {
  1301. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1302. reg = <0 0xe6290000 0 0x1000>;
  1303. interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
  1304. #iommu-cells = <1>;
  1305. status = "disabled";
  1306. };
  1307. ipmmu_ds: mmu@e6740000 {
  1308. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1309. reg = <0 0xe6740000 0 0x1000>;
  1310. interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
  1311. <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
  1312. #iommu-cells = <1>;
  1313. status = "disabled";
  1314. };
  1315. ipmmu_mp: mmu@ec680000 {
  1316. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1317. reg = <0 0xec680000 0 0x1000>;
  1318. interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
  1319. #iommu-cells = <1>;
  1320. status = "disabled";
  1321. };
  1322. ipmmu_mx: mmu@fe951000 {
  1323. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1324. reg = <0 0xfe951000 0 0x1000>;
  1325. interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
  1326. <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
  1327. #iommu-cells = <1>;
  1328. status = "disabled";
  1329. };
  1330. ipmmu_gp: mmu@e62a0000 {
  1331. compatible = "renesas,ipmmu-r8a7794", "renesas,ipmmu-vmsa";
  1332. reg = <0 0xe62a0000 0 0x1000>;
  1333. interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  1334. <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
  1335. #iommu-cells = <1>;
  1336. status = "disabled";
  1337. };
  1338. rcar_sound: sound@ec500000 {
  1339. /*
  1340. * #sound-dai-cells is required
  1341. *
  1342. * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
  1343. * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
  1344. */
  1345. compatible = "renesas,rcar_sound-r8a7794",
  1346. "renesas,rcar_sound-gen2";
  1347. reg = <0 0xec500000 0 0x1000>, /* SCU */
  1348. <0 0xec5a0000 0 0x100>, /* ADG */
  1349. <0 0xec540000 0 0x1000>, /* SSIU */
  1350. <0 0xec541000 0 0x280>, /* SSI */
  1351. <0 0xec740000 0 0x200>; /* Audio DMAC peri peri */
  1352. reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
  1353. clocks = <&mstp10_clks R8A7794_CLK_SSI_ALL>,
  1354. <&mstp10_clks R8A7794_CLK_SSI9>,
  1355. <&mstp10_clks R8A7794_CLK_SSI8>,
  1356. <&mstp10_clks R8A7794_CLK_SSI7>,
  1357. <&mstp10_clks R8A7794_CLK_SSI6>,
  1358. <&mstp10_clks R8A7794_CLK_SSI5>,
  1359. <&mstp10_clks R8A7794_CLK_SSI4>,
  1360. <&mstp10_clks R8A7794_CLK_SSI3>,
  1361. <&mstp10_clks R8A7794_CLK_SSI2>,
  1362. <&mstp10_clks R8A7794_CLK_SSI1>,
  1363. <&mstp10_clks R8A7794_CLK_SSI0>,
  1364. <&mstp10_clks R8A7794_CLK_SCU_SRC6>,
  1365. <&mstp10_clks R8A7794_CLK_SCU_SRC5>,
  1366. <&mstp10_clks R8A7794_CLK_SCU_SRC4>,
  1367. <&mstp10_clks R8A7794_CLK_SCU_SRC3>,
  1368. <&mstp10_clks R8A7794_CLK_SCU_SRC2>,
  1369. <&mstp10_clks R8A7794_CLK_SCU_SRC1>,
  1370. <&mstp10_clks R8A7794_CLK_SCU_CTU0_MIX0>,
  1371. <&mstp10_clks R8A7794_CLK_SCU_CTU1_MIX1>,
  1372. <&mstp10_clks R8A7794_CLK_SCU_CTU0_MIX0>,
  1373. <&mstp10_clks R8A7794_CLK_SCU_CTU1_MIX1>,
  1374. <&mstp10_clks R8A7794_CLK_SCU_DVC0>,
  1375. <&mstp10_clks R8A7794_CLK_SCU_DVC1>,
  1376. <&audio_clka>, <&audio_clkb>, <&audio_clkc>,
  1377. <&m2_clk>;
  1378. clock-names = "ssi-all",
  1379. "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
  1380. "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
  1381. "src.6", "src.5", "src.4", "src.3", "src.2",
  1382. "src.1",
  1383. "ctu.0", "ctu.1",
  1384. "mix.0", "mix.1",
  1385. "dvc.0", "dvc.1",
  1386. "clk_a", "clk_b", "clk_c", "clk_i";
  1387. power-domains = <&sysc R8A7794_PD_ALWAYS_ON>;
  1388. status = "disabled";
  1389. rcar_sound,dvc {
  1390. dvc0: dvc@0 {
  1391. dmas = <&audma0 0xbc>;
  1392. dma-names = "tx";
  1393. };
  1394. dvc1: dvc@1 {
  1395. dmas = <&audma0 0xbe>;
  1396. dma-names = "tx";
  1397. };
  1398. };
  1399. rcar_sound,mix {
  1400. mix0: mix@0 { };
  1401. mix1: mix@1 { };
  1402. };
  1403. rcar_sound,ctu {
  1404. ctu00: ctu@0 { };
  1405. ctu01: ctu@1 { };
  1406. ctu02: ctu@2 { };
  1407. ctu03: ctu@3 { };
  1408. ctu10: ctu@4 { };
  1409. ctu11: ctu@5 { };
  1410. ctu12: ctu@6 { };
  1411. ctu13: ctu@7 { };
  1412. };
  1413. rcar_sound,src {
  1414. src@0 {
  1415. status = "disabled";
  1416. };
  1417. src1: src@1 {
  1418. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1419. dmas = <&audma0 0x87>, <&audma0 0x9c>;
  1420. dma-names = "rx", "tx";
  1421. };
  1422. src2: src@2 {
  1423. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1424. dmas = <&audma0 0x89>, <&audma0 0x9e>;
  1425. dma-names = "rx", "tx";
  1426. };
  1427. src3: src@3 {
  1428. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1429. dmas = <&audma0 0x8b>, <&audma0 0xa0>;
  1430. dma-names = "rx", "tx";
  1431. };
  1432. src4: src@4 {
  1433. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1434. dmas = <&audma0 0x8d>, <&audma0 0xb0>;
  1435. dma-names = "rx", "tx";
  1436. };
  1437. src5: src@5 {
  1438. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1439. dmas = <&audma0 0x8f>, <&audma0 0xb2>;
  1440. dma-names = "rx", "tx";
  1441. };
  1442. src6: src@6 {
  1443. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1444. dmas = <&audma0 0x91>, <&audma0 0xb4>;
  1445. dma-names = "rx", "tx";
  1446. };
  1447. };
  1448. rcar_sound,ssi {
  1449. ssi0: ssi@0 {
  1450. interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
  1451. dmas = <&audma0 0x01>, <&audma0 0x02>,
  1452. <&audma0 0x15>, <&audma0 0x16>;
  1453. dma-names = "rx", "tx", "rxu", "txu";
  1454. };
  1455. ssi1: ssi@1 {
  1456. interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
  1457. dmas = <&audma0 0x03>, <&audma0 0x04>,
  1458. <&audma0 0x49>, <&audma0 0x4a>;
  1459. dma-names = "rx", "tx", "rxu", "txu";
  1460. };
  1461. ssi2: ssi@2 {
  1462. interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
  1463. dmas = <&audma0 0x05>, <&audma0 0x06>,
  1464. <&audma0 0x63>, <&audma0 0x64>;
  1465. dma-names = "rx", "tx", "rxu", "txu";
  1466. };
  1467. ssi3: ssi@3 {
  1468. interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
  1469. dmas = <&audma0 0x07>, <&audma0 0x08>,
  1470. <&audma0 0x6f>, <&audma0 0x70>;
  1471. dma-names = "rx", "tx", "rxu", "txu";
  1472. };
  1473. ssi4: ssi@4 {
  1474. interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
  1475. dmas = <&audma0 0x09>, <&audma0 0x0a>,
  1476. <&audma0 0x71>, <&audma0 0x72>;
  1477. dma-names = "rx", "tx", "rxu", "txu";
  1478. };
  1479. ssi5: ssi@5 {
  1480. interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
  1481. dmas = <&audma0 0x0b>, <&audma0 0x0c>,
  1482. <&audma0 0x73>, <&audma0 0x74>;
  1483. dma-names = "rx", "tx", "rxu", "txu";
  1484. };
  1485. ssi6: ssi@6 {
  1486. interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
  1487. dmas = <&audma0 0x0d>, <&audma0 0x0e>,
  1488. <&audma0 0x75>, <&audma0 0x76>;
  1489. dma-names = "rx", "tx", "rxu", "txu";
  1490. };
  1491. ssi7: ssi@7 {
  1492. interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
  1493. dmas = <&audma0 0x0f>, <&audma0 0x10>,
  1494. <&audma0 0x79>, <&audma0 0x7a>;
  1495. dma-names = "rx", "tx", "rxu", "txu";
  1496. };
  1497. ssi8: ssi@8 {
  1498. interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
  1499. dmas = <&audma0 0x11>, <&audma0 0x12>,
  1500. <&audma0 0x7b>, <&audma0 0x7c>;
  1501. dma-names = "rx", "tx", "rxu", "txu";
  1502. };
  1503. ssi9: ssi@9 {
  1504. interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
  1505. dmas = <&audma0 0x13>, <&audma0 0x14>,
  1506. <&audma0 0x7d>, <&audma0 0x7e>;
  1507. dma-names = "rx", "tx", "rxu", "txu";
  1508. };
  1509. };
  1510. };
  1511. };