omap3xxx-clocks.dtsi 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666
  1. /*
  2. * Device Tree Source for OMAP3 clock data
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. &prm_clocks {
  11. virt_16_8m_ck: virt_16_8m_ck {
  12. #clock-cells = <0>;
  13. compatible = "fixed-clock";
  14. clock-frequency = <16800000>;
  15. };
  16. osc_sys_ck: osc_sys_ck@d40 {
  17. #clock-cells = <0>;
  18. compatible = "ti,mux-clock";
  19. clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck>, <&virt_16_8m_ck>;
  20. reg = <0x0d40>;
  21. };
  22. sys_ck: sys_ck@1270 {
  23. #clock-cells = <0>;
  24. compatible = "ti,divider-clock";
  25. clocks = <&osc_sys_ck>;
  26. ti,bit-shift = <6>;
  27. ti,max-div = <3>;
  28. reg = <0x1270>;
  29. ti,index-starts-at-one;
  30. };
  31. sys_clkout1: sys_clkout1@d70 {
  32. #clock-cells = <0>;
  33. compatible = "ti,gate-clock";
  34. clocks = <&osc_sys_ck>;
  35. reg = <0x0d70>;
  36. ti,bit-shift = <7>;
  37. };
  38. dpll3_x2_ck: dpll3_x2_ck {
  39. #clock-cells = <0>;
  40. compatible = "fixed-factor-clock";
  41. clocks = <&dpll3_ck>;
  42. clock-mult = <2>;
  43. clock-div = <1>;
  44. };
  45. dpll3_m2x2_ck: dpll3_m2x2_ck {
  46. #clock-cells = <0>;
  47. compatible = "fixed-factor-clock";
  48. clocks = <&dpll3_m2_ck>;
  49. clock-mult = <2>;
  50. clock-div = <1>;
  51. };
  52. dpll4_x2_ck: dpll4_x2_ck {
  53. #clock-cells = <0>;
  54. compatible = "fixed-factor-clock";
  55. clocks = <&dpll4_ck>;
  56. clock-mult = <2>;
  57. clock-div = <1>;
  58. };
  59. corex2_fck: corex2_fck {
  60. #clock-cells = <0>;
  61. compatible = "fixed-factor-clock";
  62. clocks = <&dpll3_m2x2_ck>;
  63. clock-mult = <1>;
  64. clock-div = <1>;
  65. };
  66. wkup_l4_ick: wkup_l4_ick {
  67. #clock-cells = <0>;
  68. compatible = "fixed-factor-clock";
  69. clocks = <&sys_ck>;
  70. clock-mult = <1>;
  71. clock-div = <1>;
  72. };
  73. };
  74. &scm_clocks {
  75. mcbsp5_mux_fck: mcbsp5_mux_fck@68 {
  76. #clock-cells = <0>;
  77. compatible = "ti,composite-mux-clock";
  78. clocks = <&core_96m_fck>, <&mcbsp_clks>;
  79. ti,bit-shift = <4>;
  80. reg = <0x68>;
  81. };
  82. mcbsp5_fck: mcbsp5_fck {
  83. #clock-cells = <0>;
  84. compatible = "ti,composite-clock";
  85. clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>;
  86. };
  87. mcbsp1_mux_fck: mcbsp1_mux_fck@4 {
  88. #clock-cells = <0>;
  89. compatible = "ti,composite-mux-clock";
  90. clocks = <&core_96m_fck>, <&mcbsp_clks>;
  91. ti,bit-shift = <2>;
  92. reg = <0x04>;
  93. };
  94. mcbsp1_fck: mcbsp1_fck {
  95. #clock-cells = <0>;
  96. compatible = "ti,composite-clock";
  97. clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>;
  98. };
  99. mcbsp2_mux_fck: mcbsp2_mux_fck@4 {
  100. #clock-cells = <0>;
  101. compatible = "ti,composite-mux-clock";
  102. clocks = <&per_96m_fck>, <&mcbsp_clks>;
  103. ti,bit-shift = <6>;
  104. reg = <0x04>;
  105. };
  106. mcbsp2_fck: mcbsp2_fck {
  107. #clock-cells = <0>;
  108. compatible = "ti,composite-clock";
  109. clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>;
  110. };
  111. mcbsp3_mux_fck: mcbsp3_mux_fck@68 {
  112. #clock-cells = <0>;
  113. compatible = "ti,composite-mux-clock";
  114. clocks = <&per_96m_fck>, <&mcbsp_clks>;
  115. reg = <0x68>;
  116. };
  117. mcbsp3_fck: mcbsp3_fck {
  118. #clock-cells = <0>;
  119. compatible = "ti,composite-clock";
  120. clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>;
  121. };
  122. mcbsp4_mux_fck: mcbsp4_mux_fck@68 {
  123. #clock-cells = <0>;
  124. compatible = "ti,composite-mux-clock";
  125. clocks = <&per_96m_fck>, <&mcbsp_clks>;
  126. ti,bit-shift = <2>;
  127. reg = <0x68>;
  128. };
  129. mcbsp4_fck: mcbsp4_fck {
  130. #clock-cells = <0>;
  131. compatible = "ti,composite-clock";
  132. clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>;
  133. };
  134. };
  135. &cm_clocks {
  136. dummy_apb_pclk: dummy_apb_pclk {
  137. #clock-cells = <0>;
  138. compatible = "fixed-clock";
  139. clock-frequency = <0x0>;
  140. };
  141. omap_32k_fck: omap_32k_fck {
  142. #clock-cells = <0>;
  143. compatible = "fixed-clock";
  144. clock-frequency = <32768>;
  145. };
  146. virt_12m_ck: virt_12m_ck {
  147. #clock-cells = <0>;
  148. compatible = "fixed-clock";
  149. clock-frequency = <12000000>;
  150. };
  151. virt_13m_ck: virt_13m_ck {
  152. #clock-cells = <0>;
  153. compatible = "fixed-clock";
  154. clock-frequency = <13000000>;
  155. };
  156. virt_19200000_ck: virt_19200000_ck {
  157. #clock-cells = <0>;
  158. compatible = "fixed-clock";
  159. clock-frequency = <19200000>;
  160. };
  161. virt_26000000_ck: virt_26000000_ck {
  162. #clock-cells = <0>;
  163. compatible = "fixed-clock";
  164. clock-frequency = <26000000>;
  165. };
  166. virt_38_4m_ck: virt_38_4m_ck {
  167. #clock-cells = <0>;
  168. compatible = "fixed-clock";
  169. clock-frequency = <38400000>;
  170. };
  171. dpll4_ck: dpll4_ck@d00 {
  172. #clock-cells = <0>;
  173. compatible = "ti,omap3-dpll-per-clock";
  174. clocks = <&sys_ck>, <&sys_ck>;
  175. reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
  176. };
  177. dpll4_m2_ck: dpll4_m2_ck@d48 {
  178. #clock-cells = <0>;
  179. compatible = "ti,divider-clock";
  180. clocks = <&dpll4_ck>;
  181. ti,max-div = <63>;
  182. reg = <0x0d48>;
  183. ti,index-starts-at-one;
  184. };
  185. dpll4_m2x2_mul_ck: dpll4_m2x2_mul_ck {
  186. #clock-cells = <0>;
  187. compatible = "fixed-factor-clock";
  188. clocks = <&dpll4_m2_ck>;
  189. clock-mult = <2>;
  190. clock-div = <1>;
  191. };
  192. dpll4_m2x2_ck: dpll4_m2x2_ck@d00 {
  193. #clock-cells = <0>;
  194. compatible = "ti,gate-clock";
  195. clocks = <&dpll4_m2x2_mul_ck>;
  196. ti,bit-shift = <0x1b>;
  197. reg = <0x0d00>;
  198. ti,set-bit-to-disable;
  199. };
  200. omap_96m_alwon_fck: omap_96m_alwon_fck {
  201. #clock-cells = <0>;
  202. compatible = "fixed-factor-clock";
  203. clocks = <&dpll4_m2x2_ck>;
  204. clock-mult = <1>;
  205. clock-div = <1>;
  206. };
  207. dpll3_ck: dpll3_ck@d00 {
  208. #clock-cells = <0>;
  209. compatible = "ti,omap3-dpll-core-clock";
  210. clocks = <&sys_ck>, <&sys_ck>;
  211. reg = <0x0d00>, <0x0d20>, <0x0d40>, <0x0d30>;
  212. };
  213. dpll3_m3_ck: dpll3_m3_ck@1140 {
  214. #clock-cells = <0>;
  215. compatible = "ti,divider-clock";
  216. clocks = <&dpll3_ck>;
  217. ti,bit-shift = <16>;
  218. ti,max-div = <31>;
  219. reg = <0x1140>;
  220. ti,index-starts-at-one;
  221. };
  222. dpll3_m3x2_mul_ck: dpll3_m3x2_mul_ck {
  223. #clock-cells = <0>;
  224. compatible = "fixed-factor-clock";
  225. clocks = <&dpll3_m3_ck>;
  226. clock-mult = <2>;
  227. clock-div = <1>;
  228. };
  229. dpll3_m3x2_ck: dpll3_m3x2_ck@d00 {
  230. #clock-cells = <0>;
  231. compatible = "ti,gate-clock";
  232. clocks = <&dpll3_m3x2_mul_ck>;
  233. ti,bit-shift = <0xc>;
  234. reg = <0x0d00>;
  235. ti,set-bit-to-disable;
  236. };
  237. emu_core_alwon_ck: emu_core_alwon_ck {
  238. #clock-cells = <0>;
  239. compatible = "fixed-factor-clock";
  240. clocks = <&dpll3_m3x2_ck>;
  241. clock-mult = <1>;
  242. clock-div = <1>;
  243. };
  244. sys_altclk: sys_altclk {
  245. #clock-cells = <0>;
  246. compatible = "fixed-clock";
  247. clock-frequency = <0x0>;
  248. };
  249. mcbsp_clks: mcbsp_clks {
  250. #clock-cells = <0>;
  251. compatible = "fixed-clock";
  252. clock-frequency = <0x0>;
  253. };
  254. dpll3_m2_ck: dpll3_m2_ck@d40 {
  255. #clock-cells = <0>;
  256. compatible = "ti,divider-clock";
  257. clocks = <&dpll3_ck>;
  258. ti,bit-shift = <27>;
  259. ti,max-div = <31>;
  260. reg = <0x0d40>;
  261. ti,index-starts-at-one;
  262. };
  263. core_ck: core_ck {
  264. #clock-cells = <0>;
  265. compatible = "fixed-factor-clock";
  266. clocks = <&dpll3_m2_ck>;
  267. clock-mult = <1>;
  268. clock-div = <1>;
  269. };
  270. dpll1_fck: dpll1_fck@940 {
  271. #clock-cells = <0>;
  272. compatible = "ti,divider-clock";
  273. clocks = <&core_ck>;
  274. ti,bit-shift = <19>;
  275. ti,max-div = <7>;
  276. reg = <0x0940>;
  277. ti,index-starts-at-one;
  278. };
  279. dpll1_ck: dpll1_ck@904 {
  280. #clock-cells = <0>;
  281. compatible = "ti,omap3-dpll-clock";
  282. clocks = <&sys_ck>, <&dpll1_fck>;
  283. reg = <0x0904>, <0x0924>, <0x0940>, <0x0934>;
  284. };
  285. dpll1_x2_ck: dpll1_x2_ck {
  286. #clock-cells = <0>;
  287. compatible = "fixed-factor-clock";
  288. clocks = <&dpll1_ck>;
  289. clock-mult = <2>;
  290. clock-div = <1>;
  291. };
  292. dpll1_x2m2_ck: dpll1_x2m2_ck@944 {
  293. #clock-cells = <0>;
  294. compatible = "ti,divider-clock";
  295. clocks = <&dpll1_x2_ck>;
  296. ti,max-div = <31>;
  297. reg = <0x0944>;
  298. ti,index-starts-at-one;
  299. };
  300. cm_96m_fck: cm_96m_fck {
  301. #clock-cells = <0>;
  302. compatible = "fixed-factor-clock";
  303. clocks = <&omap_96m_alwon_fck>;
  304. clock-mult = <1>;
  305. clock-div = <1>;
  306. };
  307. omap_96m_fck: omap_96m_fck@d40 {
  308. #clock-cells = <0>;
  309. compatible = "ti,mux-clock";
  310. clocks = <&cm_96m_fck>, <&sys_ck>;
  311. ti,bit-shift = <6>;
  312. reg = <0x0d40>;
  313. };
  314. dpll4_m3_ck: dpll4_m3_ck@e40 {
  315. #clock-cells = <0>;
  316. compatible = "ti,divider-clock";
  317. clocks = <&dpll4_ck>;
  318. ti,bit-shift = <8>;
  319. ti,max-div = <32>;
  320. reg = <0x0e40>;
  321. ti,index-starts-at-one;
  322. };
  323. dpll4_m3x2_mul_ck: dpll4_m3x2_mul_ck {
  324. #clock-cells = <0>;
  325. compatible = "fixed-factor-clock";
  326. clocks = <&dpll4_m3_ck>;
  327. clock-mult = <2>;
  328. clock-div = <1>;
  329. };
  330. dpll4_m3x2_ck: dpll4_m3x2_ck@d00 {
  331. #clock-cells = <0>;
  332. compatible = "ti,gate-clock";
  333. clocks = <&dpll4_m3x2_mul_ck>;
  334. ti,bit-shift = <0x1c>;
  335. reg = <0x0d00>;
  336. ti,set-bit-to-disable;
  337. };
  338. omap_54m_fck: omap_54m_fck@d40 {
  339. #clock-cells = <0>;
  340. compatible = "ti,mux-clock";
  341. clocks = <&dpll4_m3x2_ck>, <&sys_altclk>;
  342. ti,bit-shift = <5>;
  343. reg = <0x0d40>;
  344. };
  345. cm_96m_d2_fck: cm_96m_d2_fck {
  346. #clock-cells = <0>;
  347. compatible = "fixed-factor-clock";
  348. clocks = <&cm_96m_fck>;
  349. clock-mult = <1>;
  350. clock-div = <2>;
  351. };
  352. omap_48m_fck: omap_48m_fck@d40 {
  353. #clock-cells = <0>;
  354. compatible = "ti,mux-clock";
  355. clocks = <&cm_96m_d2_fck>, <&sys_altclk>;
  356. ti,bit-shift = <3>;
  357. reg = <0x0d40>;
  358. };
  359. omap_12m_fck: omap_12m_fck {
  360. #clock-cells = <0>;
  361. compatible = "fixed-factor-clock";
  362. clocks = <&omap_48m_fck>;
  363. clock-mult = <1>;
  364. clock-div = <4>;
  365. };
  366. dpll4_m4_ck: dpll4_m4_ck@e40 {
  367. #clock-cells = <0>;
  368. compatible = "ti,divider-clock";
  369. clocks = <&dpll4_ck>;
  370. ti,max-div = <32>;
  371. reg = <0x0e40>;
  372. ti,index-starts-at-one;
  373. };
  374. dpll4_m4x2_mul_ck: dpll4_m4x2_mul_ck {
  375. #clock-cells = <0>;
  376. compatible = "ti,fixed-factor-clock";
  377. clocks = <&dpll4_m4_ck>;
  378. ti,clock-mult = <2>;
  379. ti,clock-div = <1>;
  380. ti,set-rate-parent;
  381. };
  382. dpll4_m4x2_ck: dpll4_m4x2_ck@d00 {
  383. #clock-cells = <0>;
  384. compatible = "ti,gate-clock";
  385. clocks = <&dpll4_m4x2_mul_ck>;
  386. ti,bit-shift = <0x1d>;
  387. reg = <0x0d00>;
  388. ti,set-bit-to-disable;
  389. ti,set-rate-parent;
  390. };
  391. dpll4_m5_ck: dpll4_m5_ck@f40 {
  392. #clock-cells = <0>;
  393. compatible = "ti,divider-clock";
  394. clocks = <&dpll4_ck>;
  395. ti,max-div = <63>;
  396. reg = <0x0f40>;
  397. ti,index-starts-at-one;
  398. };
  399. dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck {
  400. #clock-cells = <0>;
  401. compatible = "ti,fixed-factor-clock";
  402. clocks = <&dpll4_m5_ck>;
  403. ti,clock-mult = <2>;
  404. ti,clock-div = <1>;
  405. ti,set-rate-parent;
  406. };
  407. dpll4_m5x2_ck: dpll4_m5x2_ck@d00 {
  408. #clock-cells = <0>;
  409. compatible = "ti,gate-clock";
  410. clocks = <&dpll4_m5x2_mul_ck>;
  411. ti,bit-shift = <0x1e>;
  412. reg = <0x0d00>;
  413. ti,set-bit-to-disable;
  414. ti,set-rate-parent;
  415. };
  416. dpll4_m6_ck: dpll4_m6_ck@1140 {
  417. #clock-cells = <0>;
  418. compatible = "ti,divider-clock";
  419. clocks = <&dpll4_ck>;
  420. ti,bit-shift = <24>;
  421. ti,max-div = <63>;
  422. reg = <0x1140>;
  423. ti,index-starts-at-one;
  424. };
  425. dpll4_m6x2_mul_ck: dpll4_m6x2_mul_ck {
  426. #clock-cells = <0>;
  427. compatible = "fixed-factor-clock";
  428. clocks = <&dpll4_m6_ck>;
  429. clock-mult = <2>;
  430. clock-div = <1>;
  431. };
  432. dpll4_m6x2_ck: dpll4_m6x2_ck@d00 {
  433. #clock-cells = <0>;
  434. compatible = "ti,gate-clock";
  435. clocks = <&dpll4_m6x2_mul_ck>;
  436. ti,bit-shift = <0x1f>;
  437. reg = <0x0d00>;
  438. ti,set-bit-to-disable;
  439. };
  440. emu_per_alwon_ck: emu_per_alwon_ck {
  441. #clock-cells = <0>;
  442. compatible = "fixed-factor-clock";
  443. clocks = <&dpll4_m6x2_ck>;
  444. clock-mult = <1>;
  445. clock-div = <1>;
  446. };
  447. clkout2_src_gate_ck: clkout2_src_gate_ck@d70 {
  448. #clock-cells = <0>;
  449. compatible = "ti,composite-no-wait-gate-clock";
  450. clocks = <&core_ck>;
  451. ti,bit-shift = <7>;
  452. reg = <0x0d70>;
  453. };
  454. clkout2_src_mux_ck: clkout2_src_mux_ck@d70 {
  455. #clock-cells = <0>;
  456. compatible = "ti,composite-mux-clock";
  457. clocks = <&core_ck>, <&sys_ck>, <&cm_96m_fck>, <&omap_54m_fck>;
  458. reg = <0x0d70>;
  459. };
  460. clkout2_src_ck: clkout2_src_ck {
  461. #clock-cells = <0>;
  462. compatible = "ti,composite-clock";
  463. clocks = <&clkout2_src_gate_ck>, <&clkout2_src_mux_ck>;
  464. };
  465. sys_clkout2: sys_clkout2@d70 {
  466. #clock-cells = <0>;
  467. compatible = "ti,divider-clock";
  468. clocks = <&clkout2_src_ck>;
  469. ti,bit-shift = <3>;
  470. ti,max-div = <64>;
  471. reg = <0x0d70>;
  472. ti,index-power-of-two;
  473. };
  474. mpu_ck: mpu_ck {
  475. #clock-cells = <0>;
  476. compatible = "fixed-factor-clock";
  477. clocks = <&dpll1_x2m2_ck>;
  478. clock-mult = <1>;
  479. clock-div = <1>;
  480. };
  481. arm_fck: arm_fck@924 {
  482. #clock-cells = <0>;
  483. compatible = "ti,divider-clock";
  484. clocks = <&mpu_ck>;
  485. reg = <0x0924>;
  486. ti,max-div = <2>;
  487. };
  488. emu_mpu_alwon_ck: emu_mpu_alwon_ck {
  489. #clock-cells = <0>;
  490. compatible = "fixed-factor-clock";
  491. clocks = <&mpu_ck>;
  492. clock-mult = <1>;
  493. clock-div = <1>;
  494. };
  495. l3_ick: l3_ick@a40 {
  496. #clock-cells = <0>;
  497. compatible = "ti,divider-clock";
  498. clocks = <&core_ck>;
  499. ti,max-div = <3>;
  500. reg = <0x0a40>;
  501. ti,index-starts-at-one;
  502. };
  503. l4_ick: l4_ick@a40 {
  504. #clock-cells = <0>;
  505. compatible = "ti,divider-clock";
  506. clocks = <&l3_ick>;
  507. ti,bit-shift = <2>;
  508. ti,max-div = <3>;
  509. reg = <0x0a40>;
  510. ti,index-starts-at-one;
  511. };
  512. rm_ick: rm_ick@c40 {
  513. #clock-cells = <0>;
  514. compatible = "ti,divider-clock";
  515. clocks = <&l4_ick>;
  516. ti,bit-shift = <1>;
  517. ti,max-div = <3>;
  518. reg = <0x0c40>;
  519. ti,index-starts-at-one;
  520. };
  521. gpt10_gate_fck: gpt10_gate_fck@a00 {
  522. #clock-cells = <0>;
  523. compatible = "ti,composite-gate-clock";
  524. clocks = <&sys_ck>;
  525. ti,bit-shift = <11>;
  526. reg = <0x0a00>;
  527. };
  528. gpt10_mux_fck: gpt10_mux_fck@a40 {
  529. #clock-cells = <0>;
  530. compatible = "ti,composite-mux-clock";
  531. clocks = <&omap_32k_fck>, <&sys_ck>;
  532. ti,bit-shift = <6>;
  533. reg = <0x0a40>;
  534. };
  535. gpt10_fck: gpt10_fck {
  536. #clock-cells = <0>;
  537. compatible = "ti,composite-clock";
  538. clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>;
  539. };
  540. gpt11_gate_fck: gpt11_gate_fck@a00 {
  541. #clock-cells = <0>;
  542. compatible = "ti,composite-gate-clock";
  543. clocks = <&sys_ck>;
  544. ti,bit-shift = <12>;
  545. reg = <0x0a00>;
  546. };
  547. gpt11_mux_fck: gpt11_mux_fck@a40 {
  548. #clock-cells = <0>;
  549. compatible = "ti,composite-mux-clock";
  550. clocks = <&omap_32k_fck>, <&sys_ck>;
  551. ti,bit-shift = <7>;
  552. reg = <0x0a40>;
  553. };
  554. gpt11_fck: gpt11_fck {
  555. #clock-cells = <0>;
  556. compatible = "ti,composite-clock";
  557. clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>;
  558. };
  559. core_96m_fck: core_96m_fck {
  560. #clock-cells = <0>;
  561. compatible = "fixed-factor-clock";
  562. clocks = <&omap_96m_fck>;
  563. clock-mult = <1>;
  564. clock-div = <1>;
  565. };
  566. mmchs2_fck: mmchs2_fck@a00 {
  567. #clock-cells = <0>;
  568. compatible = "ti,wait-gate-clock";
  569. clocks = <&core_96m_fck>;
  570. reg = <0x0a00>;
  571. ti,bit-shift = <25>;
  572. };
  573. mmchs1_fck: mmchs1_fck@a00 {
  574. #clock-cells = <0>;
  575. compatible = "ti,wait-gate-clock";
  576. clocks = <&core_96m_fck>;
  577. reg = <0x0a00>;
  578. ti,bit-shift = <24>;
  579. };
  580. i2c3_fck: i2c3_fck@a00 {
  581. #clock-cells = <0>;
  582. compatible = "ti,wait-gate-clock";
  583. clocks = <&core_96m_fck>;
  584. reg = <0x0a00>;
  585. ti,bit-shift = <17>;
  586. };
  587. i2c2_fck: i2c2_fck@a00 {
  588. #clock-cells = <0>;
  589. compatible = "ti,wait-gate-clock";
  590. clocks = <&core_96m_fck>;
  591. reg = <0x0a00>;
  592. ti,bit-shift = <16>;
  593. };
  594. i2c1_fck: i2c1_fck@a00 {
  595. #clock-cells = <0>;
  596. compatible = "ti,wait-gate-clock";
  597. clocks = <&core_96m_fck>;
  598. reg = <0x0a00>;
  599. ti,bit-shift = <15>;
  600. };
  601. mcbsp5_gate_fck: mcbsp5_gate_fck@a00 {
  602. #clock-cells = <0>;
  603. compatible = "ti,composite-gate-clock";
  604. clocks = <&mcbsp_clks>;
  605. ti,bit-shift = <10>;
  606. reg = <0x0a00>;
  607. };
  608. mcbsp1_gate_fck: mcbsp1_gate_fck@a00 {
  609. #clock-cells = <0>;
  610. compatible = "ti,composite-gate-clock";
  611. clocks = <&mcbsp_clks>;
  612. ti,bit-shift = <9>;
  613. reg = <0x0a00>;
  614. };
  615. core_48m_fck: core_48m_fck {
  616. #clock-cells = <0>;
  617. compatible = "fixed-factor-clock";
  618. clocks = <&omap_48m_fck>;
  619. clock-mult = <1>;
  620. clock-div = <1>;
  621. };
  622. mcspi4_fck: mcspi4_fck@a00 {
  623. #clock-cells = <0>;
  624. compatible = "ti,wait-gate-clock";
  625. clocks = <&core_48m_fck>;
  626. reg = <0x0a00>;
  627. ti,bit-shift = <21>;
  628. };
  629. mcspi3_fck: mcspi3_fck@a00 {
  630. #clock-cells = <0>;
  631. compatible = "ti,wait-gate-clock";
  632. clocks = <&core_48m_fck>;
  633. reg = <0x0a00>;
  634. ti,bit-shift = <20>;
  635. };
  636. mcspi2_fck: mcspi2_fck@a00 {
  637. #clock-cells = <0>;
  638. compatible = "ti,wait-gate-clock";
  639. clocks = <&core_48m_fck>;
  640. reg = <0x0a00>;
  641. ti,bit-shift = <19>;
  642. };
  643. mcspi1_fck: mcspi1_fck@a00 {
  644. #clock-cells = <0>;
  645. compatible = "ti,wait-gate-clock";
  646. clocks = <&core_48m_fck>;
  647. reg = <0x0a00>;
  648. ti,bit-shift = <18>;
  649. };
  650. uart2_fck: uart2_fck@a00 {
  651. #clock-cells = <0>;
  652. compatible = "ti,wait-gate-clock";
  653. clocks = <&core_48m_fck>;
  654. reg = <0x0a00>;
  655. ti,bit-shift = <14>;
  656. };
  657. uart1_fck: uart1_fck@a00 {
  658. #clock-cells = <0>;
  659. compatible = "ti,wait-gate-clock";
  660. clocks = <&core_48m_fck>;
  661. reg = <0x0a00>;
  662. ti,bit-shift = <13>;
  663. };
  664. core_12m_fck: core_12m_fck {
  665. #clock-cells = <0>;
  666. compatible = "fixed-factor-clock";
  667. clocks = <&omap_12m_fck>;
  668. clock-mult = <1>;
  669. clock-div = <1>;
  670. };
  671. hdq_fck: hdq_fck@a00 {
  672. #clock-cells = <0>;
  673. compatible = "ti,wait-gate-clock";
  674. clocks = <&core_12m_fck>;
  675. reg = <0x0a00>;
  676. ti,bit-shift = <22>;
  677. };
  678. core_l3_ick: core_l3_ick {
  679. #clock-cells = <0>;
  680. compatible = "fixed-factor-clock";
  681. clocks = <&l3_ick>;
  682. clock-mult = <1>;
  683. clock-div = <1>;
  684. };
  685. sdrc_ick: sdrc_ick@a10 {
  686. #clock-cells = <0>;
  687. compatible = "ti,wait-gate-clock";
  688. clocks = <&core_l3_ick>;
  689. reg = <0x0a10>;
  690. ti,bit-shift = <1>;
  691. };
  692. gpmc_fck: gpmc_fck {
  693. #clock-cells = <0>;
  694. compatible = "fixed-factor-clock";
  695. clocks = <&core_l3_ick>;
  696. clock-mult = <1>;
  697. clock-div = <1>;
  698. };
  699. core_l4_ick: core_l4_ick {
  700. #clock-cells = <0>;
  701. compatible = "fixed-factor-clock";
  702. clocks = <&l4_ick>;
  703. clock-mult = <1>;
  704. clock-div = <1>;
  705. };
  706. mmchs2_ick: mmchs2_ick@a10 {
  707. #clock-cells = <0>;
  708. compatible = "ti,omap3-interface-clock";
  709. clocks = <&core_l4_ick>;
  710. reg = <0x0a10>;
  711. ti,bit-shift = <25>;
  712. };
  713. mmchs1_ick: mmchs1_ick@a10 {
  714. #clock-cells = <0>;
  715. compatible = "ti,omap3-interface-clock";
  716. clocks = <&core_l4_ick>;
  717. reg = <0x0a10>;
  718. ti,bit-shift = <24>;
  719. };
  720. hdq_ick: hdq_ick@a10 {
  721. #clock-cells = <0>;
  722. compatible = "ti,omap3-interface-clock";
  723. clocks = <&core_l4_ick>;
  724. reg = <0x0a10>;
  725. ti,bit-shift = <22>;
  726. };
  727. mcspi4_ick: mcspi4_ick@a10 {
  728. #clock-cells = <0>;
  729. compatible = "ti,omap3-interface-clock";
  730. clocks = <&core_l4_ick>;
  731. reg = <0x0a10>;
  732. ti,bit-shift = <21>;
  733. };
  734. mcspi3_ick: mcspi3_ick@a10 {
  735. #clock-cells = <0>;
  736. compatible = "ti,omap3-interface-clock";
  737. clocks = <&core_l4_ick>;
  738. reg = <0x0a10>;
  739. ti,bit-shift = <20>;
  740. };
  741. mcspi2_ick: mcspi2_ick@a10 {
  742. #clock-cells = <0>;
  743. compatible = "ti,omap3-interface-clock";
  744. clocks = <&core_l4_ick>;
  745. reg = <0x0a10>;
  746. ti,bit-shift = <19>;
  747. };
  748. mcspi1_ick: mcspi1_ick@a10 {
  749. #clock-cells = <0>;
  750. compatible = "ti,omap3-interface-clock";
  751. clocks = <&core_l4_ick>;
  752. reg = <0x0a10>;
  753. ti,bit-shift = <18>;
  754. };
  755. i2c3_ick: i2c3_ick@a10 {
  756. #clock-cells = <0>;
  757. compatible = "ti,omap3-interface-clock";
  758. clocks = <&core_l4_ick>;
  759. reg = <0x0a10>;
  760. ti,bit-shift = <17>;
  761. };
  762. i2c2_ick: i2c2_ick@a10 {
  763. #clock-cells = <0>;
  764. compatible = "ti,omap3-interface-clock";
  765. clocks = <&core_l4_ick>;
  766. reg = <0x0a10>;
  767. ti,bit-shift = <16>;
  768. };
  769. i2c1_ick: i2c1_ick@a10 {
  770. #clock-cells = <0>;
  771. compatible = "ti,omap3-interface-clock";
  772. clocks = <&core_l4_ick>;
  773. reg = <0x0a10>;
  774. ti,bit-shift = <15>;
  775. };
  776. uart2_ick: uart2_ick@a10 {
  777. #clock-cells = <0>;
  778. compatible = "ti,omap3-interface-clock";
  779. clocks = <&core_l4_ick>;
  780. reg = <0x0a10>;
  781. ti,bit-shift = <14>;
  782. };
  783. uart1_ick: uart1_ick@a10 {
  784. #clock-cells = <0>;
  785. compatible = "ti,omap3-interface-clock";
  786. clocks = <&core_l4_ick>;
  787. reg = <0x0a10>;
  788. ti,bit-shift = <13>;
  789. };
  790. gpt11_ick: gpt11_ick@a10 {
  791. #clock-cells = <0>;
  792. compatible = "ti,omap3-interface-clock";
  793. clocks = <&core_l4_ick>;
  794. reg = <0x0a10>;
  795. ti,bit-shift = <12>;
  796. };
  797. gpt10_ick: gpt10_ick@a10 {
  798. #clock-cells = <0>;
  799. compatible = "ti,omap3-interface-clock";
  800. clocks = <&core_l4_ick>;
  801. reg = <0x0a10>;
  802. ti,bit-shift = <11>;
  803. };
  804. mcbsp5_ick: mcbsp5_ick@a10 {
  805. #clock-cells = <0>;
  806. compatible = "ti,omap3-interface-clock";
  807. clocks = <&core_l4_ick>;
  808. reg = <0x0a10>;
  809. ti,bit-shift = <10>;
  810. };
  811. mcbsp1_ick: mcbsp1_ick@a10 {
  812. #clock-cells = <0>;
  813. compatible = "ti,omap3-interface-clock";
  814. clocks = <&core_l4_ick>;
  815. reg = <0x0a10>;
  816. ti,bit-shift = <9>;
  817. };
  818. omapctrl_ick: omapctrl_ick@a10 {
  819. #clock-cells = <0>;
  820. compatible = "ti,omap3-interface-clock";
  821. clocks = <&core_l4_ick>;
  822. reg = <0x0a10>;
  823. ti,bit-shift = <6>;
  824. };
  825. dss_tv_fck: dss_tv_fck@e00 {
  826. #clock-cells = <0>;
  827. compatible = "ti,gate-clock";
  828. clocks = <&omap_54m_fck>;
  829. reg = <0x0e00>;
  830. ti,bit-shift = <2>;
  831. };
  832. dss_96m_fck: dss_96m_fck@e00 {
  833. #clock-cells = <0>;
  834. compatible = "ti,gate-clock";
  835. clocks = <&omap_96m_fck>;
  836. reg = <0x0e00>;
  837. ti,bit-shift = <2>;
  838. };
  839. dss2_alwon_fck: dss2_alwon_fck@e00 {
  840. #clock-cells = <0>;
  841. compatible = "ti,gate-clock";
  842. clocks = <&sys_ck>;
  843. reg = <0x0e00>;
  844. ti,bit-shift = <1>;
  845. };
  846. dummy_ck: dummy_ck {
  847. #clock-cells = <0>;
  848. compatible = "fixed-clock";
  849. clock-frequency = <0>;
  850. };
  851. gpt1_gate_fck: gpt1_gate_fck@c00 {
  852. #clock-cells = <0>;
  853. compatible = "ti,composite-gate-clock";
  854. clocks = <&sys_ck>;
  855. ti,bit-shift = <0>;
  856. reg = <0x0c00>;
  857. };
  858. gpt1_mux_fck: gpt1_mux_fck@c40 {
  859. #clock-cells = <0>;
  860. compatible = "ti,composite-mux-clock";
  861. clocks = <&omap_32k_fck>, <&sys_ck>;
  862. reg = <0x0c40>;
  863. };
  864. gpt1_fck: gpt1_fck {
  865. #clock-cells = <0>;
  866. compatible = "ti,composite-clock";
  867. clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>;
  868. };
  869. aes2_ick: aes2_ick@a10 {
  870. #clock-cells = <0>;
  871. compatible = "ti,omap3-interface-clock";
  872. clocks = <&core_l4_ick>;
  873. ti,bit-shift = <28>;
  874. reg = <0x0a10>;
  875. };
  876. wkup_32k_fck: wkup_32k_fck {
  877. #clock-cells = <0>;
  878. compatible = "fixed-factor-clock";
  879. clocks = <&omap_32k_fck>;
  880. clock-mult = <1>;
  881. clock-div = <1>;
  882. };
  883. gpio1_dbck: gpio1_dbck@c00 {
  884. #clock-cells = <0>;
  885. compatible = "ti,gate-clock";
  886. clocks = <&wkup_32k_fck>;
  887. reg = <0x0c00>;
  888. ti,bit-shift = <3>;
  889. };
  890. sha12_ick: sha12_ick@a10 {
  891. #clock-cells = <0>;
  892. compatible = "ti,omap3-interface-clock";
  893. clocks = <&core_l4_ick>;
  894. reg = <0x0a10>;
  895. ti,bit-shift = <27>;
  896. };
  897. wdt2_fck: wdt2_fck@c00 {
  898. #clock-cells = <0>;
  899. compatible = "ti,wait-gate-clock";
  900. clocks = <&wkup_32k_fck>;
  901. reg = <0x0c00>;
  902. ti,bit-shift = <5>;
  903. };
  904. wdt2_ick: wdt2_ick@c10 {
  905. #clock-cells = <0>;
  906. compatible = "ti,omap3-interface-clock";
  907. clocks = <&wkup_l4_ick>;
  908. reg = <0x0c10>;
  909. ti,bit-shift = <5>;
  910. };
  911. wdt1_ick: wdt1_ick@c10 {
  912. #clock-cells = <0>;
  913. compatible = "ti,omap3-interface-clock";
  914. clocks = <&wkup_l4_ick>;
  915. reg = <0x0c10>;
  916. ti,bit-shift = <4>;
  917. };
  918. gpio1_ick: gpio1_ick@c10 {
  919. #clock-cells = <0>;
  920. compatible = "ti,omap3-interface-clock";
  921. clocks = <&wkup_l4_ick>;
  922. reg = <0x0c10>;
  923. ti,bit-shift = <3>;
  924. };
  925. omap_32ksync_ick: omap_32ksync_ick@c10 {
  926. #clock-cells = <0>;
  927. compatible = "ti,omap3-interface-clock";
  928. clocks = <&wkup_l4_ick>;
  929. reg = <0x0c10>;
  930. ti,bit-shift = <2>;
  931. };
  932. gpt12_ick: gpt12_ick@c10 {
  933. #clock-cells = <0>;
  934. compatible = "ti,omap3-interface-clock";
  935. clocks = <&wkup_l4_ick>;
  936. reg = <0x0c10>;
  937. ti,bit-shift = <1>;
  938. };
  939. gpt1_ick: gpt1_ick@c10 {
  940. #clock-cells = <0>;
  941. compatible = "ti,omap3-interface-clock";
  942. clocks = <&wkup_l4_ick>;
  943. reg = <0x0c10>;
  944. ti,bit-shift = <0>;
  945. };
  946. per_96m_fck: per_96m_fck {
  947. #clock-cells = <0>;
  948. compatible = "fixed-factor-clock";
  949. clocks = <&omap_96m_alwon_fck>;
  950. clock-mult = <1>;
  951. clock-div = <1>;
  952. };
  953. per_48m_fck: per_48m_fck {
  954. #clock-cells = <0>;
  955. compatible = "fixed-factor-clock";
  956. clocks = <&omap_48m_fck>;
  957. clock-mult = <1>;
  958. clock-div = <1>;
  959. };
  960. uart3_fck: uart3_fck@1000 {
  961. #clock-cells = <0>;
  962. compatible = "ti,wait-gate-clock";
  963. clocks = <&per_48m_fck>;
  964. reg = <0x1000>;
  965. ti,bit-shift = <11>;
  966. };
  967. gpt2_gate_fck: gpt2_gate_fck@1000 {
  968. #clock-cells = <0>;
  969. compatible = "ti,composite-gate-clock";
  970. clocks = <&sys_ck>;
  971. ti,bit-shift = <3>;
  972. reg = <0x1000>;
  973. };
  974. gpt2_mux_fck: gpt2_mux_fck@1040 {
  975. #clock-cells = <0>;
  976. compatible = "ti,composite-mux-clock";
  977. clocks = <&omap_32k_fck>, <&sys_ck>;
  978. reg = <0x1040>;
  979. };
  980. gpt2_fck: gpt2_fck {
  981. #clock-cells = <0>;
  982. compatible = "ti,composite-clock";
  983. clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>;
  984. };
  985. gpt3_gate_fck: gpt3_gate_fck@1000 {
  986. #clock-cells = <0>;
  987. compatible = "ti,composite-gate-clock";
  988. clocks = <&sys_ck>;
  989. ti,bit-shift = <4>;
  990. reg = <0x1000>;
  991. };
  992. gpt3_mux_fck: gpt3_mux_fck@1040 {
  993. #clock-cells = <0>;
  994. compatible = "ti,composite-mux-clock";
  995. clocks = <&omap_32k_fck>, <&sys_ck>;
  996. ti,bit-shift = <1>;
  997. reg = <0x1040>;
  998. };
  999. gpt3_fck: gpt3_fck {
  1000. #clock-cells = <0>;
  1001. compatible = "ti,composite-clock";
  1002. clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>;
  1003. };
  1004. gpt4_gate_fck: gpt4_gate_fck@1000 {
  1005. #clock-cells = <0>;
  1006. compatible = "ti,composite-gate-clock";
  1007. clocks = <&sys_ck>;
  1008. ti,bit-shift = <5>;
  1009. reg = <0x1000>;
  1010. };
  1011. gpt4_mux_fck: gpt4_mux_fck@1040 {
  1012. #clock-cells = <0>;
  1013. compatible = "ti,composite-mux-clock";
  1014. clocks = <&omap_32k_fck>, <&sys_ck>;
  1015. ti,bit-shift = <2>;
  1016. reg = <0x1040>;
  1017. };
  1018. gpt4_fck: gpt4_fck {
  1019. #clock-cells = <0>;
  1020. compatible = "ti,composite-clock";
  1021. clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>;
  1022. };
  1023. gpt5_gate_fck: gpt5_gate_fck@1000 {
  1024. #clock-cells = <0>;
  1025. compatible = "ti,composite-gate-clock";
  1026. clocks = <&sys_ck>;
  1027. ti,bit-shift = <6>;
  1028. reg = <0x1000>;
  1029. };
  1030. gpt5_mux_fck: gpt5_mux_fck@1040 {
  1031. #clock-cells = <0>;
  1032. compatible = "ti,composite-mux-clock";
  1033. clocks = <&omap_32k_fck>, <&sys_ck>;
  1034. ti,bit-shift = <3>;
  1035. reg = <0x1040>;
  1036. };
  1037. gpt5_fck: gpt5_fck {
  1038. #clock-cells = <0>;
  1039. compatible = "ti,composite-clock";
  1040. clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>;
  1041. };
  1042. gpt6_gate_fck: gpt6_gate_fck@1000 {
  1043. #clock-cells = <0>;
  1044. compatible = "ti,composite-gate-clock";
  1045. clocks = <&sys_ck>;
  1046. ti,bit-shift = <7>;
  1047. reg = <0x1000>;
  1048. };
  1049. gpt6_mux_fck: gpt6_mux_fck@1040 {
  1050. #clock-cells = <0>;
  1051. compatible = "ti,composite-mux-clock";
  1052. clocks = <&omap_32k_fck>, <&sys_ck>;
  1053. ti,bit-shift = <4>;
  1054. reg = <0x1040>;
  1055. };
  1056. gpt6_fck: gpt6_fck {
  1057. #clock-cells = <0>;
  1058. compatible = "ti,composite-clock";
  1059. clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>;
  1060. };
  1061. gpt7_gate_fck: gpt7_gate_fck@1000 {
  1062. #clock-cells = <0>;
  1063. compatible = "ti,composite-gate-clock";
  1064. clocks = <&sys_ck>;
  1065. ti,bit-shift = <8>;
  1066. reg = <0x1000>;
  1067. };
  1068. gpt7_mux_fck: gpt7_mux_fck@1040 {
  1069. #clock-cells = <0>;
  1070. compatible = "ti,composite-mux-clock";
  1071. clocks = <&omap_32k_fck>, <&sys_ck>;
  1072. ti,bit-shift = <5>;
  1073. reg = <0x1040>;
  1074. };
  1075. gpt7_fck: gpt7_fck {
  1076. #clock-cells = <0>;
  1077. compatible = "ti,composite-clock";
  1078. clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>;
  1079. };
  1080. gpt8_gate_fck: gpt8_gate_fck@1000 {
  1081. #clock-cells = <0>;
  1082. compatible = "ti,composite-gate-clock";
  1083. clocks = <&sys_ck>;
  1084. ti,bit-shift = <9>;
  1085. reg = <0x1000>;
  1086. };
  1087. gpt8_mux_fck: gpt8_mux_fck@1040 {
  1088. #clock-cells = <0>;
  1089. compatible = "ti,composite-mux-clock";
  1090. clocks = <&omap_32k_fck>, <&sys_ck>;
  1091. ti,bit-shift = <6>;
  1092. reg = <0x1040>;
  1093. };
  1094. gpt8_fck: gpt8_fck {
  1095. #clock-cells = <0>;
  1096. compatible = "ti,composite-clock";
  1097. clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>;
  1098. };
  1099. gpt9_gate_fck: gpt9_gate_fck@1000 {
  1100. #clock-cells = <0>;
  1101. compatible = "ti,composite-gate-clock";
  1102. clocks = <&sys_ck>;
  1103. ti,bit-shift = <10>;
  1104. reg = <0x1000>;
  1105. };
  1106. gpt9_mux_fck: gpt9_mux_fck@1040 {
  1107. #clock-cells = <0>;
  1108. compatible = "ti,composite-mux-clock";
  1109. clocks = <&omap_32k_fck>, <&sys_ck>;
  1110. ti,bit-shift = <7>;
  1111. reg = <0x1040>;
  1112. };
  1113. gpt9_fck: gpt9_fck {
  1114. #clock-cells = <0>;
  1115. compatible = "ti,composite-clock";
  1116. clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>;
  1117. };
  1118. per_32k_alwon_fck: per_32k_alwon_fck {
  1119. #clock-cells = <0>;
  1120. compatible = "fixed-factor-clock";
  1121. clocks = <&omap_32k_fck>;
  1122. clock-mult = <1>;
  1123. clock-div = <1>;
  1124. };
  1125. gpio6_dbck: gpio6_dbck@1000 {
  1126. #clock-cells = <0>;
  1127. compatible = "ti,gate-clock";
  1128. clocks = <&per_32k_alwon_fck>;
  1129. reg = <0x1000>;
  1130. ti,bit-shift = <17>;
  1131. };
  1132. gpio5_dbck: gpio5_dbck@1000 {
  1133. #clock-cells = <0>;
  1134. compatible = "ti,gate-clock";
  1135. clocks = <&per_32k_alwon_fck>;
  1136. reg = <0x1000>;
  1137. ti,bit-shift = <16>;
  1138. };
  1139. gpio4_dbck: gpio4_dbck@1000 {
  1140. #clock-cells = <0>;
  1141. compatible = "ti,gate-clock";
  1142. clocks = <&per_32k_alwon_fck>;
  1143. reg = <0x1000>;
  1144. ti,bit-shift = <15>;
  1145. };
  1146. gpio3_dbck: gpio3_dbck@1000 {
  1147. #clock-cells = <0>;
  1148. compatible = "ti,gate-clock";
  1149. clocks = <&per_32k_alwon_fck>;
  1150. reg = <0x1000>;
  1151. ti,bit-shift = <14>;
  1152. };
  1153. gpio2_dbck: gpio2_dbck@1000 {
  1154. #clock-cells = <0>;
  1155. compatible = "ti,gate-clock";
  1156. clocks = <&per_32k_alwon_fck>;
  1157. reg = <0x1000>;
  1158. ti,bit-shift = <13>;
  1159. };
  1160. wdt3_fck: wdt3_fck@1000 {
  1161. #clock-cells = <0>;
  1162. compatible = "ti,wait-gate-clock";
  1163. clocks = <&per_32k_alwon_fck>;
  1164. reg = <0x1000>;
  1165. ti,bit-shift = <12>;
  1166. };
  1167. per_l4_ick: per_l4_ick {
  1168. #clock-cells = <0>;
  1169. compatible = "fixed-factor-clock";
  1170. clocks = <&l4_ick>;
  1171. clock-mult = <1>;
  1172. clock-div = <1>;
  1173. };
  1174. gpio6_ick: gpio6_ick@1010 {
  1175. #clock-cells = <0>;
  1176. compatible = "ti,omap3-interface-clock";
  1177. clocks = <&per_l4_ick>;
  1178. reg = <0x1010>;
  1179. ti,bit-shift = <17>;
  1180. };
  1181. gpio5_ick: gpio5_ick@1010 {
  1182. #clock-cells = <0>;
  1183. compatible = "ti,omap3-interface-clock";
  1184. clocks = <&per_l4_ick>;
  1185. reg = <0x1010>;
  1186. ti,bit-shift = <16>;
  1187. };
  1188. gpio4_ick: gpio4_ick@1010 {
  1189. #clock-cells = <0>;
  1190. compatible = "ti,omap3-interface-clock";
  1191. clocks = <&per_l4_ick>;
  1192. reg = <0x1010>;
  1193. ti,bit-shift = <15>;
  1194. };
  1195. gpio3_ick: gpio3_ick@1010 {
  1196. #clock-cells = <0>;
  1197. compatible = "ti,omap3-interface-clock";
  1198. clocks = <&per_l4_ick>;
  1199. reg = <0x1010>;
  1200. ti,bit-shift = <14>;
  1201. };
  1202. gpio2_ick: gpio2_ick@1010 {
  1203. #clock-cells = <0>;
  1204. compatible = "ti,omap3-interface-clock";
  1205. clocks = <&per_l4_ick>;
  1206. reg = <0x1010>;
  1207. ti,bit-shift = <13>;
  1208. };
  1209. wdt3_ick: wdt3_ick@1010 {
  1210. #clock-cells = <0>;
  1211. compatible = "ti,omap3-interface-clock";
  1212. clocks = <&per_l4_ick>;
  1213. reg = <0x1010>;
  1214. ti,bit-shift = <12>;
  1215. };
  1216. uart3_ick: uart3_ick@1010 {
  1217. #clock-cells = <0>;
  1218. compatible = "ti,omap3-interface-clock";
  1219. clocks = <&per_l4_ick>;
  1220. reg = <0x1010>;
  1221. ti,bit-shift = <11>;
  1222. };
  1223. uart4_ick: uart4_ick@1010 {
  1224. #clock-cells = <0>;
  1225. compatible = "ti,omap3-interface-clock";
  1226. clocks = <&per_l4_ick>;
  1227. reg = <0x1010>;
  1228. ti,bit-shift = <18>;
  1229. };
  1230. gpt9_ick: gpt9_ick@1010 {
  1231. #clock-cells = <0>;
  1232. compatible = "ti,omap3-interface-clock";
  1233. clocks = <&per_l4_ick>;
  1234. reg = <0x1010>;
  1235. ti,bit-shift = <10>;
  1236. };
  1237. gpt8_ick: gpt8_ick@1010 {
  1238. #clock-cells = <0>;
  1239. compatible = "ti,omap3-interface-clock";
  1240. clocks = <&per_l4_ick>;
  1241. reg = <0x1010>;
  1242. ti,bit-shift = <9>;
  1243. };
  1244. gpt7_ick: gpt7_ick@1010 {
  1245. #clock-cells = <0>;
  1246. compatible = "ti,omap3-interface-clock";
  1247. clocks = <&per_l4_ick>;
  1248. reg = <0x1010>;
  1249. ti,bit-shift = <8>;
  1250. };
  1251. gpt6_ick: gpt6_ick@1010 {
  1252. #clock-cells = <0>;
  1253. compatible = "ti,omap3-interface-clock";
  1254. clocks = <&per_l4_ick>;
  1255. reg = <0x1010>;
  1256. ti,bit-shift = <7>;
  1257. };
  1258. gpt5_ick: gpt5_ick@1010 {
  1259. #clock-cells = <0>;
  1260. compatible = "ti,omap3-interface-clock";
  1261. clocks = <&per_l4_ick>;
  1262. reg = <0x1010>;
  1263. ti,bit-shift = <6>;
  1264. };
  1265. gpt4_ick: gpt4_ick@1010 {
  1266. #clock-cells = <0>;
  1267. compatible = "ti,omap3-interface-clock";
  1268. clocks = <&per_l4_ick>;
  1269. reg = <0x1010>;
  1270. ti,bit-shift = <5>;
  1271. };
  1272. gpt3_ick: gpt3_ick@1010 {
  1273. #clock-cells = <0>;
  1274. compatible = "ti,omap3-interface-clock";
  1275. clocks = <&per_l4_ick>;
  1276. reg = <0x1010>;
  1277. ti,bit-shift = <4>;
  1278. };
  1279. gpt2_ick: gpt2_ick@1010 {
  1280. #clock-cells = <0>;
  1281. compatible = "ti,omap3-interface-clock";
  1282. clocks = <&per_l4_ick>;
  1283. reg = <0x1010>;
  1284. ti,bit-shift = <3>;
  1285. };
  1286. mcbsp2_ick: mcbsp2_ick@1010 {
  1287. #clock-cells = <0>;
  1288. compatible = "ti,omap3-interface-clock";
  1289. clocks = <&per_l4_ick>;
  1290. reg = <0x1010>;
  1291. ti,bit-shift = <0>;
  1292. };
  1293. mcbsp3_ick: mcbsp3_ick@1010 {
  1294. #clock-cells = <0>;
  1295. compatible = "ti,omap3-interface-clock";
  1296. clocks = <&per_l4_ick>;
  1297. reg = <0x1010>;
  1298. ti,bit-shift = <1>;
  1299. };
  1300. mcbsp4_ick: mcbsp4_ick@1010 {
  1301. #clock-cells = <0>;
  1302. compatible = "ti,omap3-interface-clock";
  1303. clocks = <&per_l4_ick>;
  1304. reg = <0x1010>;
  1305. ti,bit-shift = <2>;
  1306. };
  1307. mcbsp2_gate_fck: mcbsp2_gate_fck@1000 {
  1308. #clock-cells = <0>;
  1309. compatible = "ti,composite-gate-clock";
  1310. clocks = <&mcbsp_clks>;
  1311. ti,bit-shift = <0>;
  1312. reg = <0x1000>;
  1313. };
  1314. mcbsp3_gate_fck: mcbsp3_gate_fck@1000 {
  1315. #clock-cells = <0>;
  1316. compatible = "ti,composite-gate-clock";
  1317. clocks = <&mcbsp_clks>;
  1318. ti,bit-shift = <1>;
  1319. reg = <0x1000>;
  1320. };
  1321. mcbsp4_gate_fck: mcbsp4_gate_fck@1000 {
  1322. #clock-cells = <0>;
  1323. compatible = "ti,composite-gate-clock";
  1324. clocks = <&mcbsp_clks>;
  1325. ti,bit-shift = <2>;
  1326. reg = <0x1000>;
  1327. };
  1328. emu_src_mux_ck: emu_src_mux_ck@1140 {
  1329. #clock-cells = <0>;
  1330. compatible = "ti,mux-clock";
  1331. clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
  1332. reg = <0x1140>;
  1333. };
  1334. emu_src_ck: emu_src_ck {
  1335. #clock-cells = <0>;
  1336. compatible = "ti,clkdm-gate-clock";
  1337. clocks = <&emu_src_mux_ck>;
  1338. };
  1339. pclk_fck: pclk_fck@1140 {
  1340. #clock-cells = <0>;
  1341. compatible = "ti,divider-clock";
  1342. clocks = <&emu_src_ck>;
  1343. ti,bit-shift = <8>;
  1344. ti,max-div = <7>;
  1345. reg = <0x1140>;
  1346. ti,index-starts-at-one;
  1347. };
  1348. pclkx2_fck: pclkx2_fck@1140 {
  1349. #clock-cells = <0>;
  1350. compatible = "ti,divider-clock";
  1351. clocks = <&emu_src_ck>;
  1352. ti,bit-shift = <6>;
  1353. ti,max-div = <3>;
  1354. reg = <0x1140>;
  1355. ti,index-starts-at-one;
  1356. };
  1357. atclk_fck: atclk_fck@1140 {
  1358. #clock-cells = <0>;
  1359. compatible = "ti,divider-clock";
  1360. clocks = <&emu_src_ck>;
  1361. ti,bit-shift = <4>;
  1362. ti,max-div = <3>;
  1363. reg = <0x1140>;
  1364. ti,index-starts-at-one;
  1365. };
  1366. traceclk_src_fck: traceclk_src_fck@1140 {
  1367. #clock-cells = <0>;
  1368. compatible = "ti,mux-clock";
  1369. clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
  1370. ti,bit-shift = <2>;
  1371. reg = <0x1140>;
  1372. };
  1373. traceclk_fck: traceclk_fck@1140 {
  1374. #clock-cells = <0>;
  1375. compatible = "ti,divider-clock";
  1376. clocks = <&traceclk_src_fck>;
  1377. ti,bit-shift = <11>;
  1378. ti,max-div = <7>;
  1379. reg = <0x1140>;
  1380. ti,index-starts-at-one;
  1381. };
  1382. secure_32k_fck: secure_32k_fck {
  1383. #clock-cells = <0>;
  1384. compatible = "fixed-clock";
  1385. clock-frequency = <32768>;
  1386. };
  1387. gpt12_fck: gpt12_fck {
  1388. #clock-cells = <0>;
  1389. compatible = "fixed-factor-clock";
  1390. clocks = <&secure_32k_fck>;
  1391. clock-mult = <1>;
  1392. clock-div = <1>;
  1393. };
  1394. wdt1_fck: wdt1_fck {
  1395. #clock-cells = <0>;
  1396. compatible = "fixed-factor-clock";
  1397. clocks = <&secure_32k_fck>;
  1398. clock-mult = <1>;
  1399. clock-div = <1>;
  1400. };
  1401. };
  1402. &cm_clockdomains {
  1403. core_l3_clkdm: core_l3_clkdm {
  1404. compatible = "ti,clockdomain";
  1405. clocks = <&sdrc_ick>;
  1406. };
  1407. dpll3_clkdm: dpll3_clkdm {
  1408. compatible = "ti,clockdomain";
  1409. clocks = <&dpll3_ck>;
  1410. };
  1411. dpll1_clkdm: dpll1_clkdm {
  1412. compatible = "ti,clockdomain";
  1413. clocks = <&dpll1_ck>;
  1414. };
  1415. per_clkdm: per_clkdm {
  1416. compatible = "ti,clockdomain";
  1417. clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
  1418. <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
  1419. <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
  1420. <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
  1421. <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
  1422. <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
  1423. <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
  1424. <&mcbsp4_ick>;
  1425. };
  1426. emu_clkdm: emu_clkdm {
  1427. compatible = "ti,clockdomain";
  1428. clocks = <&emu_src_ck>;
  1429. };
  1430. dpll4_clkdm: dpll4_clkdm {
  1431. compatible = "ti,clockdomain";
  1432. clocks = <&dpll4_ck>;
  1433. };
  1434. wkup_clkdm: wkup_clkdm {
  1435. compatible = "ti,clockdomain";
  1436. clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>,
  1437. <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>,
  1438. <&gpt1_ick>;
  1439. };
  1440. dss_clkdm: dss_clkdm {
  1441. compatible = "ti,clockdomain";
  1442. clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>;
  1443. };
  1444. core_l4_clkdm: core_l4_clkdm {
  1445. compatible = "ti,clockdomain";
  1446. clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
  1447. <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
  1448. <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
  1449. <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
  1450. <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
  1451. <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
  1452. <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
  1453. <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
  1454. <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>;
  1455. };
  1456. };