imx7d-cl-som-imx7.dts 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Support for CompuLab CL-SOM-iMX7 System-on-Module
  3. *
  4. * Copyright (C) 2015 CompuLab Ltd. - http://www.compulab.co.il/
  5. * Author: Ilya Ledvich <ilya@compulab.co.il>
  6. *
  7. * This file is dual-licensed: you can use it either under the terms
  8. * of the GPL or the X11 license, at your option. Note that this dual
  9. * licensing only applies to this file, and not this project as a
  10. * whole.
  11. */
  12. /dts-v1/;
  13. #include "imx7d.dtsi"
  14. / {
  15. model = "CompuLab CL-SOM-iMX7";
  16. compatible = "compulab,cl-som-imx7", "fsl,imx7d";
  17. memory {
  18. reg = <0x80000000 0x10000000>; /* 256 MB - minimal configuration */
  19. };
  20. reg_usb_otg1_vbus: regulator-vbus {
  21. compatible = "regulator-fixed";
  22. regulator-name = "usb_otg1_vbus";
  23. regulator-min-microvolt = <5000000>;
  24. regulator-max-microvolt = <5000000>;
  25. gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
  26. enable-active-high;
  27. };
  28. };
  29. &cpu0 {
  30. arm-supply = <&sw1a_reg>;
  31. };
  32. &fec1 {
  33. pinctrl-names = "default";
  34. pinctrl-0 = <&pinctrl_enet1>;
  35. assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
  36. <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
  37. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  38. assigned-clock-rates = <0>, <100000000>;
  39. phy-mode = "rgmii";
  40. phy-handle = <&ethphy0>;
  41. fsl,magic-packet;
  42. status = "okay";
  43. mdio {
  44. #address-cells = <1>;
  45. #size-cells = <0>;
  46. ethphy0: ethernet-phy@0 {
  47. reg = <0>;
  48. };
  49. ethphy1: ethernet-phy@1 {
  50. reg = <1>;
  51. };
  52. };
  53. };
  54. &fec2 {
  55. pinctrl-names = "default";
  56. pinctrl-0 = <&pinctrl_enet2>;
  57. assigned-clocks = <&clks IMX7D_ENET2_TIME_ROOT_SRC>,
  58. <&clks IMX7D_ENET2_TIME_ROOT_CLK>;
  59. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  60. assigned-clock-rates = <0>, <100000000>;
  61. phy-mode = "rgmii";
  62. phy-handle = <&ethphy1>;
  63. fsl,magic-packet;
  64. status = "okay";
  65. };
  66. &i2c2 {
  67. pinctrl-names = "default";
  68. pinctrl-0 = <&pinctrl_i2c2>;
  69. status = "okay";
  70. pmic: pmic@8 {
  71. compatible = "fsl,pfuze3000";
  72. reg = <0x08>;
  73. regulators {
  74. sw1a_reg: sw1a {
  75. regulator-min-microvolt = <700000>;
  76. regulator-max-microvolt = <1475000>;
  77. regulator-boot-on;
  78. regulator-always-on;
  79. regulator-ramp-delay = <6250>;
  80. };
  81. /* use sw1c_reg to align with pfuze100/pfuze200 */
  82. sw1c_reg: sw1b {
  83. regulator-min-microvolt = <700000>;
  84. regulator-max-microvolt = <1475000>;
  85. regulator-boot-on;
  86. regulator-always-on;
  87. regulator-ramp-delay = <6250>;
  88. };
  89. sw2_reg: sw2 {
  90. regulator-min-microvolt = <1500000>;
  91. regulator-max-microvolt = <1850000>;
  92. regulator-boot-on;
  93. regulator-always-on;
  94. };
  95. sw3a_reg: sw3 {
  96. regulator-min-microvolt = <900000>;
  97. regulator-max-microvolt = <1650000>;
  98. regulator-boot-on;
  99. regulator-always-on;
  100. };
  101. swbst_reg: swbst {
  102. regulator-min-microvolt = <5000000>;
  103. regulator-max-microvolt = <5150000>;
  104. };
  105. snvs_reg: vsnvs {
  106. regulator-min-microvolt = <1000000>;
  107. regulator-max-microvolt = <3000000>;
  108. regulator-boot-on;
  109. regulator-always-on;
  110. };
  111. vref_reg: vrefddr {
  112. regulator-boot-on;
  113. regulator-always-on;
  114. };
  115. vgen1_reg: vldo1 {
  116. regulator-min-microvolt = <1800000>;
  117. regulator-max-microvolt = <3300000>;
  118. regulator-always-on;
  119. };
  120. vgen2_reg: vldo2 {
  121. regulator-min-microvolt = <800000>;
  122. regulator-max-microvolt = <1550000>;
  123. };
  124. vgen3_reg: vccsd {
  125. regulator-min-microvolt = <2850000>;
  126. regulator-max-microvolt = <3300000>;
  127. regulator-always-on;
  128. };
  129. vgen4_reg: v33 {
  130. regulator-min-microvolt = <2850000>;
  131. regulator-max-microvolt = <3300000>;
  132. regulator-always-on;
  133. };
  134. vgen5_reg: vldo3 {
  135. regulator-min-microvolt = <1800000>;
  136. regulator-max-microvolt = <3300000>;
  137. regulator-always-on;
  138. };
  139. vgen6_reg: vldo4 {
  140. regulator-min-microvolt = <1800000>;
  141. regulator-max-microvolt = <3300000>;
  142. regulator-always-on;
  143. };
  144. };
  145. };
  146. pca9555: pca9555@20 {
  147. compatible = "nxp,pca9555";
  148. gpio-controller;
  149. #gpio-cells = <2>;
  150. reg = <0x20>;
  151. };
  152. eeprom@50 {
  153. compatible = "atmel,24c08";
  154. reg = <0x50>;
  155. pagesize = <16>;
  156. };
  157. };
  158. &uart1 {
  159. pinctrl-names = "default";
  160. pinctrl-0 = <&pinctrl_uart1>;
  161. assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
  162. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  163. status = "okay";
  164. };
  165. &usbotg1 {
  166. pinctrl-names = "default";
  167. pinctrl-0 = <&pinctrl_usbotg1>;
  168. vbus-supply = <&reg_usb_otg1_vbus>;
  169. status = "okay";
  170. };
  171. &usdhc3 {
  172. pinctrl-names = "default";
  173. pinctrl-0 = <&pinctrl_usdhc3>;
  174. assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
  175. assigned-clock-rates = <400000000>;
  176. bus-width = <8>;
  177. fsl,tuning-step = <2>;
  178. non-removable;
  179. status = "okay";
  180. };
  181. &iomuxc {
  182. pinctrl_enet1: enet1grp {
  183. fsl,pins = <
  184. MX7D_PAD_SD2_CD_B__ENET1_MDIO 0x30
  185. MX7D_PAD_SD2_WP__ENET1_MDC 0x30
  186. MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC 0x11
  187. MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 0x11
  188. MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 0x11
  189. MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 0x11
  190. MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 0x11
  191. MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL 0x11
  192. MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC 0x11
  193. MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 0x11
  194. MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 0x11
  195. MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 0x11
  196. MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 0x11
  197. MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL 0x11
  198. >;
  199. };
  200. pinctrl_enet2: enet2grp {
  201. fsl,pins = <
  202. MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC 0x11
  203. MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0 0x11
  204. MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1 0x11
  205. MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2 0x11
  206. MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3 0x11
  207. MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL 0x11
  208. MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC 0x11
  209. MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0 0x11
  210. MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1 0x11
  211. MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2 0x11
  212. MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3 0x11
  213. MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL 0x11
  214. >;
  215. };
  216. pinctrl_i2c2: i2c2grp {
  217. fsl,pins = <
  218. MX7D_PAD_I2C2_SDA__I2C2_SDA 0x4000007f
  219. MX7D_PAD_I2C2_SCL__I2C2_SCL 0x4000007f
  220. >;
  221. };
  222. pinctrl_uart1: uart1grp {
  223. fsl,pins = <
  224. MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79
  225. MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79
  226. >;
  227. };
  228. pinctrl_usbotg1: usbotg1grp {
  229. fsl,pins = <
  230. MX7D_PAD_GPIO1_IO05__GPIO1_IO5 0x14 /* OTG PWREN */
  231. >;
  232. };
  233. pinctrl_usdhc3: usdhc3grp {
  234. fsl,pins = <
  235. MX7D_PAD_SD3_CMD__SD3_CMD 0x59
  236. MX7D_PAD_SD3_CLK__SD3_CLK 0x19
  237. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
  238. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
  239. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
  240. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
  241. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
  242. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
  243. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
  244. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
  245. MX7D_PAD_SD3_STROBE__SD3_STROBE 0x19
  246. >;
  247. };
  248. };