imx6ul-geam.dtsi 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Copyright (C) 2016 Amarula Solutions B.V.
  3. * Copyright (C) 2016 Engicam S.r.l.
  4. *
  5. * This file is dual-licensed: you can use it either under the terms
  6. * of the GPL or the X11 license, at your option. Note that this dual
  7. * licensing only applies to this file, and not this project as a
  8. * whole.
  9. *
  10. * a) This file is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation.
  13. *
  14. * This file is distributed in the hope that it will be useful
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * Or, alternatively
  20. *
  21. * b) Permission is hereby granted, free of charge, to any person
  22. * obtaining a copy of this software and associated documentation
  23. * files (the "Software"), to deal in the Software without
  24. * restriction, including without limitation the rights to use
  25. * copy, modify, merge, publish, distribute, sublicense, and/or
  26. * sell copies of the Software, and to permit persons to whom the
  27. * Software is furnished to do so, subject to the following
  28. * conditions:
  29. *
  30. * The above copyright notice and this permission notice shall be
  31. * included in all copies or substantial portions of the Software.
  32. *
  33. * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
  34. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  35. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  36. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  37. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
  38. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  39. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  40. * OTHER DEALINGS IN THE SOFTWARE.
  41. */
  42. #include <dt-bindings/gpio/gpio.h>
  43. #include <dt-bindings/input/input.h>
  44. #include "imx6ul.dtsi"
  45. / {
  46. memory {
  47. reg = <0x80000000 0x08000000>;
  48. };
  49. chosen {
  50. stdout-path = &uart1;
  51. };
  52. reg_1p8v: regulator-1p8v {
  53. compatible = "regulator-fixed";
  54. regulator-name = "1P8V";
  55. regulator-min-microvolt = <1800000>;
  56. regulator-max-microvolt = <1800000>;
  57. regulator-always-on;
  58. regulator-boot-on;
  59. };
  60. reg_3p3v: regulator-3p3v {
  61. compatible = "regulator-fixed";
  62. regulator-name = "3P3V";
  63. regulator-min-microvolt = <3300000>;
  64. regulator-max-microvolt = <3300000>;
  65. regulator-always-on;
  66. regulator-boot-on;
  67. };
  68. };
  69. &can1 {
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_flexcan1>;
  72. xceiver-supply = <&reg_3p3v>;
  73. };
  74. &can2 {
  75. pinctrl-names = "default";
  76. pinctrl-0 = <&pinctrl_flexcan2>;
  77. xceiver-supply = <&reg_3p3v>;
  78. };
  79. &fec1 {
  80. pinctrl-names = "default";
  81. pinctrl-0 = <&pinctrl_enet1>;
  82. phy-mode = "rmii";
  83. phy-handle = <&ethphy0>;
  84. status = "okay";
  85. };
  86. &fec2 {
  87. pinctrl-names = "default";
  88. pinctrl-0 = <&pinctrl_enet2>;
  89. phy-mode = "rmii";
  90. phy-handle = <&ethphy1>;
  91. status = "okay";
  92. mdio {
  93. #address-cells = <1>;
  94. #size-cells = <0>;
  95. ethphy0: ethernet-phy@0 {
  96. compatible = "ethernet-phy-ieee802.3-c22";
  97. reg = <0>;
  98. };
  99. ethphy1: ethernet-phy@1 {
  100. compatible = "ethernet-phy-ieee802.3-c22";
  101. reg = <1>;
  102. };
  103. };
  104. };
  105. &gpmi {
  106. pinctrl-names = "default";
  107. pinctrl-0 = <&pinctrl_gpmi_nand>;
  108. nand-on-flash-bbt;
  109. status = "okay";
  110. };
  111. &i2c1 {
  112. clock-frequency = <100000>;
  113. pinctrl-names = "default";
  114. pinctrl-0 = <&pinctrl_i2c1>;
  115. status = "okay";
  116. };
  117. &i2c2 {
  118. clock_frequency = <100000>;
  119. pinctrl-names = "default";
  120. pinctrl-0 = <&pinctrl_i2c2>;
  121. status = "okay";
  122. };
  123. &lcdif {
  124. pinctrl-names = "default";
  125. pinctrl-0 = <&pinctrl_lcdif_dat
  126. &pinctrl_lcdif_ctrl>;
  127. display = <&display0>;
  128. };
  129. &tsc {
  130. pinctrl-names = "default";
  131. pinctrl-0 = <&pinctrl_tsc>;
  132. xnur-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>;
  133. };
  134. &uart1 {
  135. pinctrl-names = "default";
  136. pinctrl-0 = <&pinctrl_uart1>;
  137. status = "okay";
  138. };
  139. &uart2 {
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_uart2>;
  142. status = "okay";
  143. };
  144. &usbotg1 {
  145. dr_mode = "peripheral";
  146. status = "okay";
  147. };
  148. &usbotg2 {
  149. dr_mode = "host";
  150. status = "okay";
  151. };
  152. &usdhc1 {
  153. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  154. pinctrl-0 = <&pinctrl_usdhc1>;
  155. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  156. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  157. bus-width = <4>;
  158. cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
  159. no-1-8-v;
  160. status = "okay";
  161. };
  162. &iomuxc {
  163. pinctrl_enet1: enet1grp {
  164. fsl,pins = <
  165. MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0
  166. MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
  167. MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
  168. MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0
  169. MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
  170. MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
  171. MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031
  172. >;
  173. };
  174. pinctrl_enet2: enet2grp {
  175. fsl,pins = <
  176. MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
  177. MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
  178. MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
  179. MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15 0x1b0b0 /* ENET_nRST */
  180. MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
  181. MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
  182. MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
  183. MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
  184. MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
  185. MX6UL_PAD_GPIO1_IO05__ENET2_REF_CLK2 0x4001b031
  186. >;
  187. };
  188. pinctrl_flexcan1: flexcan1grp {
  189. fsl,pins = <
  190. MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX 0x1b020
  191. MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX 0x1b020
  192. >;
  193. };
  194. pinctrl_flexcan2: flexcan2grp {
  195. fsl,pins = <
  196. MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020
  197. MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020
  198. >;
  199. };
  200. pinctrl_gpmi_nand: gpmi-nand {
  201. fsl,pins = <
  202. MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0xb0b1
  203. MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0xb0b1
  204. MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B 0xb0b1
  205. MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0xb000
  206. MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0xb0b1
  207. MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0xb0b1
  208. MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0xb0b1
  209. MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0xb0b1
  210. MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0xb0b1
  211. MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0xb0b1
  212. MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0xb0b1
  213. MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0xb0b1
  214. MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0xb0b1
  215. MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0xb0b1
  216. MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0xb0b1
  217. >;
  218. };
  219. pinctrl_i2c1: i2c1grp {
  220. fsl,pins = <
  221. MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
  222. MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
  223. >;
  224. };
  225. pinctrl_i2c2: i2c2grp {
  226. fsl,pins = <
  227. MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
  228. MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
  229. >;
  230. };
  231. pinctrl_lcdif_ctrl: lcdifctrlgrp {
  232. fsl,pins = <
  233. MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x79
  234. MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79
  235. MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79
  236. MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79
  237. >;
  238. };
  239. pinctrl_lcdif_dat: lcdifdatgrp {
  240. fsl,pins = <
  241. MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79
  242. MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79
  243. MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79
  244. MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79
  245. MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79
  246. MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79
  247. MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79
  248. MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79
  249. MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79
  250. MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79
  251. MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79
  252. MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79
  253. MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79
  254. MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79
  255. MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79
  256. MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79
  257. MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79
  258. MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79
  259. >;
  260. };
  261. pinctrl_tsc: tscgrp {
  262. fsl,pin = <
  263. MX6UL_PAD_GPIO1_IO01__GPIO1_IO01 0xb0
  264. MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0xb0
  265. MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0
  266. MX6UL_PAD_GPIO1_IO04__GPIO1_IO04 0xb0
  267. >;
  268. };
  269. pinctrl_uart1: uart1grp {
  270. fsl,pins = <
  271. MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
  272. MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
  273. >;
  274. };
  275. pinctrl_uart2: uart2grp {
  276. fsl,pins = <
  277. MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX 0x1b0b1
  278. MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX 0x1b0b1
  279. MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS 0x1b0b1
  280. MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS 0x1b0b1
  281. >;
  282. };
  283. pinctrl_usdhc1: usdhc1grp {
  284. fsl,pins = <
  285. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059
  286. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059
  287. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
  288. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
  289. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
  290. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
  291. >;
  292. };
  293. pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
  294. fsl,pins = <
  295. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9
  296. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9
  297. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  298. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  299. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  300. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  301. >;
  302. };
  303. pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
  304. fsl,pins = <
  305. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9
  306. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9
  307. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
  308. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
  309. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
  310. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
  311. >;
  312. };
  313. pinctrl_usdhc2: usdhc2grp {
  314. fsl,pins = <
  315. MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x17070
  316. MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x10070
  317. MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17070
  318. MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17070
  319. MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17070
  320. MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17070
  321. >;
  322. };
  323. };