imx6ul-14x14-evk.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * Copyright (C) 2015 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. /dts-v1/;
  9. #include "imx6ul.dtsi"
  10. / {
  11. model = "Freescale i.MX6 UltraLite 14x14 EVK Board";
  12. compatible = "fsl,imx6ul-14x14-evk", "fsl,imx6ul";
  13. chosen {
  14. stdout-path = &uart1;
  15. };
  16. memory {
  17. reg = <0x80000000 0x20000000>;
  18. };
  19. backlight {
  20. compatible = "pwm-backlight";
  21. pwms = <&pwm1 0 5000000>;
  22. brightness-levels = <0 4 8 16 32 64 128 255>;
  23. default-brightness-level = <6>;
  24. status = "okay";
  25. };
  26. regulators {
  27. compatible = "simple-bus";
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. reg_sd1_vmmc: sd1_regulator {
  31. compatible = "regulator-fixed";
  32. regulator-name = "VSD_3V3";
  33. regulator-min-microvolt = <3300000>;
  34. regulator-max-microvolt = <3300000>;
  35. gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
  36. enable-active-high;
  37. };
  38. };
  39. sound {
  40. compatible = "simple-audio-card";
  41. simple-audio-card,name = "mx6ul-wm8960";
  42. simple-audio-card,format = "i2s";
  43. simple-audio-card,bitclock-master = <&dailink_master>;
  44. simple-audio-card,frame-master = <&dailink_master>;
  45. simple-audio-card,widgets =
  46. "Microphone", "Mic Jack",
  47. "Line", "Line In",
  48. "Line", "Line Out",
  49. "Speaker", "Speaker",
  50. "Headphone", "Headphone Jack";
  51. simple-audio-card,routing =
  52. "Headphone Jack", "HP_L",
  53. "Headphone Jack", "HP_R",
  54. "Speaker", "SPK_LP",
  55. "Speaker", "SPK_LN",
  56. "Speaker", "SPK_RP",
  57. "Speaker", "SPK_RN",
  58. "LINPUT1", "Mic Jack",
  59. "LINPUT3", "Mic Jack",
  60. "RINPUT1", "Mic Jack",
  61. "RINPUT2", "Mic Jack";
  62. simple-audio-card,cpu {
  63. sound-dai = <&sai2>;
  64. };
  65. dailink_master: simple-audio-card,codec {
  66. sound-dai = <&codec>;
  67. clocks = <&clks IMX6UL_CLK_SAI2>;
  68. };
  69. };
  70. };
  71. &clks {
  72. assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
  73. assigned-clock-rates = <786432000>;
  74. };
  75. &cpu0 {
  76. arm-supply = <&reg_arm>;
  77. soc-supply = <&reg_soc>;
  78. };
  79. &i2c2 {
  80. clock_frequency = <100000>;
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_i2c2>;
  83. status = "okay";
  84. codec: wm8960@1a {
  85. #sound-dai-cells = <0>;
  86. compatible = "wlf,wm8960";
  87. reg = <0x1a>;
  88. wlf,shared-lrclk;
  89. };
  90. };
  91. &fec1 {
  92. pinctrl-names = "default";
  93. pinctrl-0 = <&pinctrl_enet1>;
  94. phy-mode = "rmii";
  95. phy-handle = <&ethphy0>;
  96. status = "okay";
  97. };
  98. &fec2 {
  99. pinctrl-names = "default";
  100. pinctrl-0 = <&pinctrl_enet2>;
  101. phy-mode = "rmii";
  102. phy-handle = <&ethphy1>;
  103. status = "okay";
  104. mdio {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. ethphy0: ethernet-phy@2 {
  108. reg = <2>;
  109. };
  110. ethphy1: ethernet-phy@1 {
  111. reg = <1>;
  112. };
  113. };
  114. };
  115. &lcdif {
  116. pinctrl-names = "default";
  117. pinctrl-0 = <&pinctrl_lcdif_dat
  118. &pinctrl_lcdif_ctrl>;
  119. display = <&display0>;
  120. status = "okay";
  121. display0: display {
  122. bits-per-pixel = <16>;
  123. bus-width = <24>;
  124. display-timings {
  125. native-mode = <&timing0>;
  126. timing0: timing0 {
  127. clock-frequency = <9200000>;
  128. hactive = <480>;
  129. vactive = <272>;
  130. hfront-porch = <8>;
  131. hback-porch = <4>;
  132. hsync-len = <41>;
  133. vback-porch = <2>;
  134. vfront-porch = <4>;
  135. vsync-len = <10>;
  136. hsync-active = <0>;
  137. vsync-active = <0>;
  138. de-active = <1>;
  139. pixelclk-active = <0>;
  140. };
  141. };
  142. };
  143. };
  144. &pwm1 {
  145. pinctrl-names = "default";
  146. pinctrl-0 = <&pinctrl_pwm1>;
  147. status = "okay";
  148. };
  149. &qspi {
  150. pinctrl-names = "default";
  151. pinctrl-0 = <&pinctrl_qspi>;
  152. status = "okay";
  153. flash0: n25q256a@0 {
  154. #address-cells = <1>;
  155. #size-cells = <1>;
  156. compatible = "micron,n25q256a";
  157. spi-max-frequency = <29000000>;
  158. reg = <0>;
  159. };
  160. };
  161. &sai2 {
  162. pinctrl-names = "default";
  163. pinctrl-0 = <&pinctrl_sai2>;
  164. assigned-clocks = <&clks IMX6UL_CLK_SAI2_SEL>,
  165. <&clks IMX6UL_CLK_SAI2>;
  166. assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
  167. assigned-clock-rates = <0>, <12288000>;
  168. fsl,sai-mclk-direction-output;
  169. status = "okay";
  170. };
  171. &snvs_poweroff {
  172. status = "okay";
  173. };
  174. &tsc {
  175. pinctrl-names = "default";
  176. pinctrl-0 = <&pinctrl_tsc>;
  177. xnur-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>;
  178. measure-delay-time = <0xffff>;
  179. pre-charge-time = <0xfff>;
  180. status = "okay";
  181. };
  182. &uart1 {
  183. pinctrl-names = "default";
  184. pinctrl-0 = <&pinctrl_uart1>;
  185. status = "okay";
  186. };
  187. &uart2 {
  188. pinctrl-names = "default";
  189. pinctrl-0 = <&pinctrl_uart2>;
  190. uart-has-rtscts;
  191. status = "okay";
  192. };
  193. &usbotg1 {
  194. dr_mode = "peripheral";
  195. status = "okay";
  196. };
  197. &usbotg2 {
  198. dr_mode = "host";
  199. disable-over-current;
  200. status = "okay";
  201. };
  202. &usdhc1 {
  203. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  204. pinctrl-0 = <&pinctrl_usdhc1>;
  205. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  206. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  207. cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
  208. keep-power-in-suspend;
  209. wakeup-source;
  210. vmmc-supply = <&reg_sd1_vmmc>;
  211. status = "okay";
  212. };
  213. &usdhc2 {
  214. pinctrl-names = "default";
  215. pinctrl-0 = <&pinctrl_usdhc2>;
  216. no-1-8-v;
  217. keep-power-in-suspend;
  218. wakeup-source;
  219. status = "okay";
  220. };
  221. &wdog1 {
  222. pinctrl-names = "default";
  223. pinctrl-0 = <&pinctrl_wdog>;
  224. fsl,ext-reset-output;
  225. };
  226. &iomuxc {
  227. pinctrl-names = "default";
  228. pinctrl_csi1: csi1grp {
  229. fsl,pins = <
  230. MX6UL_PAD_CSI_MCLK__CSI_MCLK 0x1b088
  231. MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK 0x1b088
  232. MX6UL_PAD_CSI_VSYNC__CSI_VSYNC 0x1b088
  233. MX6UL_PAD_CSI_HSYNC__CSI_HSYNC 0x1b088
  234. MX6UL_PAD_CSI_DATA00__CSI_DATA02 0x1b088
  235. MX6UL_PAD_CSI_DATA01__CSI_DATA03 0x1b088
  236. MX6UL_PAD_CSI_DATA02__CSI_DATA04 0x1b088
  237. MX6UL_PAD_CSI_DATA03__CSI_DATA05 0x1b088
  238. MX6UL_PAD_CSI_DATA04__CSI_DATA06 0x1b088
  239. MX6UL_PAD_CSI_DATA05__CSI_DATA07 0x1b088
  240. MX6UL_PAD_CSI_DATA06__CSI_DATA08 0x1b088
  241. MX6UL_PAD_CSI_DATA07__CSI_DATA09 0x1b088
  242. >;
  243. };
  244. pinctrl_enet1: enet1grp {
  245. fsl,pins = <
  246. MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0
  247. MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x1b0b0
  248. MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
  249. MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
  250. MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0
  251. MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
  252. MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
  253. MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031
  254. >;
  255. };
  256. pinctrl_enet2: enet2grp {
  257. fsl,pins = <
  258. MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
  259. MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
  260. MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
  261. MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
  262. MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
  263. MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
  264. MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
  265. MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
  266. MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
  267. MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
  268. MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x17059
  269. >;
  270. };
  271. pinctrl_flexcan1: flexcan1grp{
  272. fsl,pins = <
  273. MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX 0x1b020
  274. MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX 0x1b020
  275. >;
  276. };
  277. pinctrl_flexcan2: flexcan2grp{
  278. fsl,pins = <
  279. MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020
  280. MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020
  281. >;
  282. };
  283. pinctrl_i2c1: i2c1grp {
  284. fsl,pins = <
  285. MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
  286. MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
  287. >;
  288. };
  289. pinctrl_i2c2: i2c2grp {
  290. fsl,pins = <
  291. MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
  292. MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
  293. >;
  294. };
  295. pinctrl_lcdif_dat: lcdifdatgrp {
  296. fsl,pins = <
  297. MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79
  298. MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79
  299. MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79
  300. MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79
  301. MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79
  302. MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79
  303. MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79
  304. MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79
  305. MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79
  306. MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79
  307. MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79
  308. MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79
  309. MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79
  310. MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79
  311. MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79
  312. MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79
  313. MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79
  314. MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79
  315. MX6UL_PAD_LCD_DATA18__LCDIF_DATA18 0x79
  316. MX6UL_PAD_LCD_DATA19__LCDIF_DATA19 0x79
  317. MX6UL_PAD_LCD_DATA20__LCDIF_DATA20 0x79
  318. MX6UL_PAD_LCD_DATA21__LCDIF_DATA21 0x79
  319. MX6UL_PAD_LCD_DATA22__LCDIF_DATA22 0x79
  320. MX6UL_PAD_LCD_DATA23__LCDIF_DATA23 0x79
  321. >;
  322. };
  323. pinctrl_lcdif_ctrl: lcdifctrlgrp {
  324. fsl,pins = <
  325. MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x79
  326. MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79
  327. MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79
  328. MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79
  329. /* used for lcd reset */
  330. MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x79
  331. >;
  332. };
  333. pinctrl_qspi: qspigrp {
  334. fsl,pins = <
  335. MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK 0x70a1
  336. MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00 0x70a1
  337. MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01 0x70a1
  338. MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02 0x70a1
  339. MX6UL_PAD_NAND_CLE__QSPI_A_DATA03 0x70a1
  340. MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B 0x70a1
  341. >;
  342. };
  343. pinctrl_sai2: sai2grp {
  344. fsl,pins = <
  345. MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK 0x17088
  346. MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC 0x17088
  347. MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA 0x11088
  348. MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA 0x11088
  349. MX6UL_PAD_JTAG_TMS__SAI2_MCLK 0x17088
  350. MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x17059
  351. >;
  352. };
  353. pinctrl_pwm1: pwm1grp {
  354. fsl,pins = <
  355. MX6UL_PAD_GPIO1_IO08__PWM1_OUT 0x110b0
  356. >;
  357. };
  358. pinctrl_sim2: sim2grp {
  359. fsl,pins = <
  360. MX6UL_PAD_CSI_DATA03__SIM2_PORT1_PD 0xb808
  361. MX6UL_PAD_CSI_DATA04__SIM2_PORT1_CLK 0x31
  362. MX6UL_PAD_CSI_DATA05__SIM2_PORT1_RST_B 0xb808
  363. MX6UL_PAD_CSI_DATA06__SIM2_PORT1_SVEN 0xb808
  364. MX6UL_PAD_CSI_DATA07__SIM2_PORT1_TRXD 0xb809
  365. MX6UL_PAD_CSI_DATA02__GPIO4_IO23 0x3008
  366. >;
  367. };
  368. pinctrl_tsc: tscgrp {
  369. fsl,pins = <
  370. MX6UL_PAD_GPIO1_IO01__GPIO1_IO01 0xb0
  371. MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0xb0
  372. MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0
  373. MX6UL_PAD_GPIO1_IO04__GPIO1_IO04 0xb0
  374. >;
  375. };
  376. pinctrl_uart1: uart1grp {
  377. fsl,pins = <
  378. MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
  379. MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
  380. >;
  381. };
  382. pinctrl_uart2: uart2grp {
  383. fsl,pins = <
  384. MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX 0x1b0b1
  385. MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX 0x1b0b1
  386. MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS 0x1b0b1
  387. MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS 0x1b0b1
  388. >;
  389. };
  390. pinctrl_usdhc1: usdhc1grp {
  391. fsl,pins = <
  392. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059
  393. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059
  394. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
  395. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
  396. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
  397. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
  398. MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x17059 /* SD1 CD */
  399. MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT 0x17059 /* SD1 VSELECT */
  400. MX6UL_PAD_GPIO1_IO09__GPIO1_IO09 0x17059 /* SD1 RESET */
  401. >;
  402. };
  403. pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
  404. fsl,pins = <
  405. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9
  406. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9
  407. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  408. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  409. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  410. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  411. >;
  412. };
  413. pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
  414. fsl,pins = <
  415. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9
  416. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9
  417. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
  418. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
  419. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
  420. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
  421. >;
  422. };
  423. pinctrl_usdhc2: usdhc2grp {
  424. fsl,pins = <
  425. MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x17059
  426. MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059
  427. MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
  428. MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
  429. MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
  430. MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
  431. >;
  432. };
  433. pinctrl_wdog: wdoggrp {
  434. fsl,pins = <
  435. MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY 0x30b0
  436. >;
  437. };
  438. };