imx6qdl-sabreauto.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <dt-bindings/gpio/gpio.h>
  13. / {
  14. memory {
  15. reg = <0x10000000 0x80000000>;
  16. };
  17. leds {
  18. compatible = "gpio-leds";
  19. pinctrl-names = "default";
  20. pinctrl-0 = <&pinctrl_gpio_leds>;
  21. user {
  22. label = "debug";
  23. gpios = <&gpio5 15 GPIO_ACTIVE_HIGH>;
  24. };
  25. };
  26. clocks {
  27. codec_osc: anaclk2 {
  28. compatible = "fixed-clock";
  29. #clock-cells = <0>;
  30. clock-frequency = <24576000>;
  31. };
  32. };
  33. regulators {
  34. compatible = "simple-bus";
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. reg_audio: regulator@0 {
  38. compatible = "regulator-fixed";
  39. reg = <0>;
  40. regulator-name = "cs42888_supply";
  41. regulator-min-microvolt = <3300000>;
  42. regulator-max-microvolt = <3300000>;
  43. regulator-always-on;
  44. };
  45. reg_usb_h1_vbus: regulator@1 {
  46. compatible = "regulator-fixed";
  47. reg = <1>;
  48. regulator-name = "usb_h1_vbus";
  49. regulator-min-microvolt = <5000000>;
  50. regulator-max-microvolt = <5000000>;
  51. gpio = <&max7310_b 7 GPIO_ACTIVE_HIGH>;
  52. enable-active-high;
  53. };
  54. reg_usb_otg_vbus: regulator@2 {
  55. compatible = "regulator-fixed";
  56. reg = <2>;
  57. regulator-name = "usb_otg_vbus";
  58. regulator-min-microvolt = <5000000>;
  59. regulator-max-microvolt = <5000000>;
  60. gpio = <&max7310_c 1 GPIO_ACTIVE_HIGH>;
  61. enable-active-high;
  62. };
  63. };
  64. sound-cs42888 {
  65. compatible = "fsl,imx6-sabreauto-cs42888",
  66. "fsl,imx-audio-cs42888";
  67. model = "imx-cs42888";
  68. audio-cpu = <&esai>;
  69. audio-asrc = <&asrc>;
  70. audio-codec = <&codec>;
  71. audio-routing =
  72. "Line Out Jack", "AOUT1L",
  73. "Line Out Jack", "AOUT1R",
  74. "Line Out Jack", "AOUT2L",
  75. "Line Out Jack", "AOUT2R",
  76. "Line Out Jack", "AOUT3L",
  77. "Line Out Jack", "AOUT3R",
  78. "Line Out Jack", "AOUT4L",
  79. "Line Out Jack", "AOUT4R",
  80. "AIN1L", "Line In Jack",
  81. "AIN1R", "Line In Jack",
  82. "AIN2L", "Line In Jack",
  83. "AIN2R", "Line In Jack";
  84. };
  85. sound-spdif {
  86. compatible = "fsl,imx-audio-spdif",
  87. "fsl,imx-sabreauto-spdif";
  88. model = "imx-spdif";
  89. spdif-controller = <&spdif>;
  90. spdif-in;
  91. };
  92. backlight {
  93. compatible = "pwm-backlight";
  94. pwms = <&pwm3 0 5000000>;
  95. brightness-levels = <0 4 8 16 32 64 128 255>;
  96. default-brightness-level = <7>;
  97. status = "okay";
  98. };
  99. };
  100. &clks {
  101. assigned-clocks = <&clks IMX6QDL_PLL4_BYPASS_SRC>,
  102. <&clks IMX6QDL_PLL4_BYPASS>,
  103. <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
  104. <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
  105. <&clks IMX6QDL_CLK_PLL4_POST_DIV>;
  106. assigned-clock-parents = <&clks IMX6QDL_CLK_LVDS2_IN>,
  107. <&clks IMX6QDL_PLL4_BYPASS_SRC>,
  108. <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
  109. <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
  110. assigned-clock-rates = <0>, <0>, <0>, <0>, <24576000>;
  111. };
  112. &ecspi1 {
  113. fsl,spi-num-chipselects = <1>;
  114. cs-gpios = <&gpio3 19 0>;
  115. pinctrl-names = "default";
  116. pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
  117. status = "disabled"; /* pin conflict with WEIM NOR */
  118. flash: m25p80@0 {
  119. #address-cells = <1>;
  120. #size-cells = <1>;
  121. compatible = "st,m25p32", "jedec,spi-nor";
  122. spi-max-frequency = <20000000>;
  123. reg = <0>;
  124. };
  125. };
  126. &esai {
  127. pinctrl-names = "default";
  128. pinctrl-0 = <&pinctrl_esai>;
  129. assigned-clocks = <&clks IMX6QDL_CLK_ESAI_SEL>,
  130. <&clks IMX6QDL_CLK_ESAI_EXTAL>;
  131. assigned-clock-parents = <&clks IMX6QDL_CLK_PLL4_AUDIO_DIV>;
  132. assigned-clock-rates = <0>, <24576000>;
  133. status = "okay";
  134. };
  135. &fec {
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_enet>;
  138. phy-mode = "rgmii";
  139. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  140. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  141. fsl,err006687-workaround-present;
  142. status = "okay";
  143. };
  144. &gpmi {
  145. pinctrl-names = "default";
  146. pinctrl-0 = <&pinctrl_gpmi_nand>;
  147. status = "okay";
  148. };
  149. &hdmi {
  150. status = "okay";
  151. };
  152. &i2c2 {
  153. clock-frequency = <100000>;
  154. pinctrl-names = "default";
  155. pinctrl-0 = <&pinctrl_i2c2>;
  156. status = "okay";
  157. pmic: pfuze100@08 {
  158. compatible = "fsl,pfuze100";
  159. reg = <0x08>;
  160. regulators {
  161. sw1a_reg: sw1ab {
  162. regulator-min-microvolt = <300000>;
  163. regulator-max-microvolt = <1875000>;
  164. regulator-boot-on;
  165. regulator-always-on;
  166. regulator-ramp-delay = <6250>;
  167. };
  168. sw1c_reg: sw1c {
  169. regulator-min-microvolt = <300000>;
  170. regulator-max-microvolt = <1875000>;
  171. regulator-boot-on;
  172. regulator-always-on;
  173. regulator-ramp-delay = <6250>;
  174. };
  175. sw2_reg: sw2 {
  176. regulator-min-microvolt = <800000>;
  177. regulator-max-microvolt = <3300000>;
  178. regulator-boot-on;
  179. regulator-always-on;
  180. };
  181. sw3a_reg: sw3a {
  182. regulator-min-microvolt = <400000>;
  183. regulator-max-microvolt = <1975000>;
  184. regulator-boot-on;
  185. regulator-always-on;
  186. };
  187. sw3b_reg: sw3b {
  188. regulator-min-microvolt = <400000>;
  189. regulator-max-microvolt = <1975000>;
  190. regulator-boot-on;
  191. regulator-always-on;
  192. };
  193. sw4_reg: sw4 {
  194. regulator-min-microvolt = <800000>;
  195. regulator-max-microvolt = <3300000>;
  196. };
  197. swbst_reg: swbst {
  198. regulator-min-microvolt = <5000000>;
  199. regulator-max-microvolt = <5150000>;
  200. };
  201. snvs_reg: vsnvs {
  202. regulator-min-microvolt = <1000000>;
  203. regulator-max-microvolt = <3000000>;
  204. regulator-boot-on;
  205. regulator-always-on;
  206. };
  207. vref_reg: vrefddr {
  208. regulator-boot-on;
  209. regulator-always-on;
  210. };
  211. vgen1_reg: vgen1 {
  212. regulator-min-microvolt = <800000>;
  213. regulator-max-microvolt = <1550000>;
  214. };
  215. vgen2_reg: vgen2 {
  216. regulator-min-microvolt = <800000>;
  217. regulator-max-microvolt = <1550000>;
  218. };
  219. vgen3_reg: vgen3 {
  220. regulator-min-microvolt = <1800000>;
  221. regulator-max-microvolt = <3300000>;
  222. };
  223. vgen4_reg: vgen4 {
  224. regulator-min-microvolt = <1800000>;
  225. regulator-max-microvolt = <3300000>;
  226. regulator-always-on;
  227. };
  228. vgen5_reg: vgen5 {
  229. regulator-min-microvolt = <1800000>;
  230. regulator-max-microvolt = <3300000>;
  231. regulator-always-on;
  232. };
  233. vgen6_reg: vgen6 {
  234. regulator-min-microvolt = <1800000>;
  235. regulator-max-microvolt = <3300000>;
  236. regulator-always-on;
  237. };
  238. };
  239. };
  240. codec: cs42888@48 {
  241. compatible = "cirrus,cs42888";
  242. reg = <0x48>;
  243. clocks = <&codec_osc>;
  244. clock-names = "mclk";
  245. VA-supply = <&reg_audio>;
  246. VD-supply = <&reg_audio>;
  247. VLS-supply = <&reg_audio>;
  248. VLC-supply = <&reg_audio>;
  249. };
  250. };
  251. &i2c3 {
  252. pinctrl-names = "default";
  253. pinctrl-0 = <&pinctrl_i2c3>;
  254. status = "okay";
  255. max7310_a: gpio@30 {
  256. compatible = "maxim,max7310";
  257. reg = <0x30>;
  258. gpio-controller;
  259. #gpio-cells = <2>;
  260. };
  261. max7310_b: gpio@32 {
  262. compatible = "maxim,max7310";
  263. reg = <0x32>;
  264. gpio-controller;
  265. #gpio-cells = <2>;
  266. };
  267. max7310_c: gpio@34 {
  268. compatible = "maxim,max7310";
  269. reg = <0x34>;
  270. gpio-controller;
  271. #gpio-cells = <2>;
  272. };
  273. };
  274. &iomuxc {
  275. pinctrl-names = "default";
  276. pinctrl-0 = <&pinctrl_hog>;
  277. imx6qdl-sabreauto {
  278. pinctrl_hog: hoggrp {
  279. fsl,pins = <
  280. MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x80000000
  281. MX6QDL_PAD_SD2_DAT2__GPIO1_IO13 0x80000000
  282. MX6QDL_PAD_GPIO_18__SD3_VSELECT 0x17059
  283. >;
  284. };
  285. pinctrl_ecspi1: ecspi1grp {
  286. fsl,pins = <
  287. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  288. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  289. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  290. >;
  291. };
  292. pinctrl_ecspi1_cs: ecspi1cs {
  293. fsl,pins = <
  294. MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x80000000
  295. >;
  296. };
  297. pinctrl_enet: enetgrp {
  298. fsl,pins = <
  299. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  300. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  301. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  302. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  303. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  304. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  305. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  306. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  307. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  308. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  309. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  310. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  311. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  312. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  313. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  314. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  315. >;
  316. };
  317. pinctrl_esai: esaigrp {
  318. fsl,pins = <
  319. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  320. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  321. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  322. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  323. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  324. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  325. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  326. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  327. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  328. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  329. >;
  330. };
  331. pinctrl_gpio_leds: gpioledsgrp {
  332. fsl,pins = <
  333. MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x80000000
  334. >;
  335. };
  336. pinctrl_gpmi_nand: gpminandgrp {
  337. fsl,pins = <
  338. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  339. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  340. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  341. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  342. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  343. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  344. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  345. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  346. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  347. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  348. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  349. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  350. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  351. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  352. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  353. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  354. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  355. >;
  356. };
  357. pinctrl_i2c2: i2c2grp {
  358. fsl,pins = <
  359. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  360. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  361. >;
  362. };
  363. pinctrl_i2c3: i2c3grp {
  364. fsl,pins = <
  365. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  366. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  367. >;
  368. };
  369. pinctrl_pwm3: pwm1grp {
  370. fsl,pins = <
  371. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  372. >;
  373. };
  374. pinctrl_spdif: spdifgrp {
  375. fsl,pins = <
  376. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  377. >;
  378. };
  379. pinctrl_uart4: uart4grp {
  380. fsl,pins = <
  381. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  382. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  383. >;
  384. };
  385. pinctrl_usbotg: usbotggrp {
  386. fsl,pins = <
  387. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  388. >;
  389. };
  390. pinctrl_usdhc3: usdhc3grp {
  391. fsl,pins = <
  392. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  393. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  394. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  395. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  396. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  397. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  398. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  399. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  400. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  401. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  402. >;
  403. };
  404. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  405. fsl,pins = <
  406. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  407. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  408. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  409. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  410. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  411. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  412. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9
  413. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9
  414. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9
  415. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9
  416. >;
  417. };
  418. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  419. fsl,pins = <
  420. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  421. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  422. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  423. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  424. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  425. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  426. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9
  427. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9
  428. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9
  429. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9
  430. >;
  431. };
  432. pinctrl_weim_cs0: weimcs0grp {
  433. fsl,pins = <
  434. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  435. >;
  436. };
  437. pinctrl_weim_nor: weimnorgrp {
  438. fsl,pins = <
  439. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  440. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  441. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  442. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  443. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  444. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  445. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  446. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  447. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  448. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  449. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  450. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  451. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  452. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  453. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  454. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  455. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  456. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  457. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  458. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  459. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  460. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  461. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  462. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  463. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  464. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  465. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  466. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  467. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  468. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  469. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  470. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  471. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  472. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  473. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  474. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  475. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  476. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  477. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  478. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  479. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  480. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  481. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  482. >;
  483. };
  484. };
  485. };
  486. &ldb {
  487. status = "okay";
  488. lvds-channel@0 {
  489. fsl,data-mapping = "spwg";
  490. fsl,data-width = <18>;
  491. status = "okay";
  492. display-timings {
  493. native-mode = <&timing0>;
  494. timing0: hsd100pxn1 {
  495. clock-frequency = <65000000>;
  496. hactive = <1024>;
  497. vactive = <768>;
  498. hback-porch = <220>;
  499. hfront-porch = <40>;
  500. vback-porch = <21>;
  501. vfront-porch = <7>;
  502. hsync-len = <60>;
  503. vsync-len = <10>;
  504. };
  505. };
  506. };
  507. };
  508. &pwm3 {
  509. pinctrl-names = "default";
  510. pinctrl-0 = <&pinctrl_pwm3>;
  511. status = "okay";
  512. };
  513. &spdif {
  514. pinctrl-names = "default";
  515. pinctrl-0 = <&pinctrl_spdif>;
  516. status = "okay";
  517. };
  518. &uart4 {
  519. pinctrl-names = "default";
  520. pinctrl-0 = <&pinctrl_uart4>;
  521. status = "okay";
  522. };
  523. &usbh1 {
  524. vbus-supply = <&reg_usb_h1_vbus>;
  525. status = "okay";
  526. };
  527. &usbotg {
  528. vbus-supply = <&reg_usb_otg_vbus>;
  529. pinctrl-names = "default";
  530. pinctrl-0 = <&pinctrl_usbotg>;
  531. status = "okay";
  532. };
  533. &usdhc3 {
  534. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  535. pinctrl-0 = <&pinctrl_usdhc3>;
  536. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  537. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  538. cd-gpios = <&gpio6 15 GPIO_ACTIVE_LOW>;
  539. wp-gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
  540. status = "okay";
  541. };
  542. &weim {
  543. pinctrl-names = "default";
  544. pinctrl-0 = <&pinctrl_weim_nor &pinctrl_weim_cs0>;
  545. #address-cells = <2>;
  546. #size-cells = <1>;
  547. ranges = <0 0 0x08000000 0x08000000>;
  548. status = "disabled"; /* pin conflict with SPI NOR */
  549. nor@0,0 {
  550. compatible = "cfi-flash";
  551. reg = <0 0 0x02000000>;
  552. #address-cells = <1>;
  553. #size-cells = <1>;
  554. bank-width = <2>;
  555. fsl,weim-cs-timing = <0x00620081 0x00000001 0x1c022000
  556. 0x0000c000 0x1404a38e 0x00000000>;
  557. };
  558. };