imx6qdl-rex.dtsi 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Copyright 2014 FEDEVEL, Inc.
  3. *
  4. * Author: Robert Nelson <robertcnelson@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <dt-bindings/gpio/gpio.h>
  12. #include <dt-bindings/input/input.h>
  13. / {
  14. chosen {
  15. stdout-path = &uart1;
  16. };
  17. regulators {
  18. compatible = "simple-bus";
  19. #address-cells = <1>;
  20. #size-cells = <0>;
  21. reg_3p3v: regulator@0 {
  22. compatible = "regulator-fixed";
  23. reg = <0>;
  24. regulator-name = "3P3V";
  25. regulator-min-microvolt = <3300000>;
  26. regulator-max-microvolt = <3300000>;
  27. regulator-always-on;
  28. };
  29. reg_usbh1_vbus: regulator@1 {
  30. compatible = "regulator-fixed";
  31. reg = <1>;
  32. pinctrl-names = "default";
  33. regulator-name = "usbh1_vbus";
  34. regulator-min-microvolt = <5000000>;
  35. regulator-max-microvolt = <5000000>;
  36. gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
  37. enable-active-high;
  38. };
  39. reg_usb_otg_vbus: regulator@2 {
  40. compatible = "regulator-fixed";
  41. reg = <2>;
  42. pinctrl-names = "default";
  43. regulator-name = "usb_otg_vbus";
  44. regulator-min-microvolt = <5000000>;
  45. regulator-max-microvolt = <5000000>;
  46. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  47. enable-active-high;
  48. };
  49. };
  50. leds {
  51. compatible = "gpio-leds";
  52. pinctrl-names = "default";
  53. pinctrl-0 = <&pinctrl_led>;
  54. led0: usr {
  55. label = "usr";
  56. gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
  57. default-state = "off";
  58. linux,default-trigger = "heartbeat";
  59. };
  60. };
  61. sound {
  62. compatible = "fsl,imx6-rex-sgtl5000",
  63. "fsl,imx-audio-sgtl5000";
  64. model = "imx6-rex-sgtl5000";
  65. ssi-controller = <&ssi1>;
  66. audio-codec = <&codec>;
  67. audio-routing =
  68. "MIC_IN", "Mic Jack",
  69. "Mic Jack", "Mic Bias",
  70. "Headphone Jack", "HP_OUT";
  71. mux-int-port = <1>;
  72. mux-ext-port = <3>;
  73. };
  74. };
  75. &audmux {
  76. pinctrl-names = "default";
  77. pinctrl-0 = <&pinctrl_audmux>;
  78. status = "okay";
  79. };
  80. &ecspi2 {
  81. fsl,spi-num-chipselects = <1>;
  82. cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>;
  83. pinctrl-names = "default";
  84. pinctrl-0 = <&pinctrl_ecspi2>;
  85. status = "okay";
  86. };
  87. &ecspi3 {
  88. fsl,spi-num-chipselects = <1>;
  89. cs-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>;
  90. pinctrl-names = "default";
  91. pinctrl-0 = <&pinctrl_ecspi3>;
  92. status = "okay";
  93. };
  94. &fec {
  95. pinctrl-names = "default";
  96. pinctrl-0 = <&pinctrl_enet>;
  97. phy-mode = "rgmii";
  98. phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
  99. status = "okay";
  100. };
  101. &hdmi {
  102. ddc-i2c-bus = <&i2c2>;
  103. status = "okay";
  104. };
  105. &i2c1 {
  106. clock-frequency = <100000>;
  107. pinctrl-names = "default";
  108. pinctrl-0 = <&pinctrl_i2c1>;
  109. status = "okay";
  110. codec: sgtl5000@0a {
  111. compatible = "fsl,sgtl5000";
  112. reg = <0x0a>;
  113. clocks = <&clks IMX6QDL_CLK_CKO>;
  114. VDDA-supply = <&reg_3p3v>;
  115. VDDIO-supply = <&reg_3p3v>;
  116. };
  117. };
  118. &i2c2 {
  119. clock-frequency = <100000>;
  120. pinctrl-names = "default";
  121. pinctrl-0 = <&pinctrl_i2c2>;
  122. status = "okay";
  123. eeprom@57 {
  124. compatible = "at,24c02";
  125. reg = <0x57>;
  126. };
  127. };
  128. &i2c3 {
  129. clock-frequency = <100000>;
  130. pinctrl-names = "default";
  131. pinctrl-0 = <&pinctrl_i2c3>;
  132. status = "okay";
  133. };
  134. &iomuxc {
  135. pinctrl-names = "default";
  136. pinctrl-0 = <&pinctrl_hog>;
  137. imx6qdl-rex {
  138. pinctrl_hog: hoggrp {
  139. fsl,pins = <
  140. /* SGTL5000 sys_mclk */
  141. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x030b0
  142. >;
  143. };
  144. pinctrl_audmux: audmuxgrp {
  145. fsl,pins = <
  146. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
  147. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
  148. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0
  149. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
  150. >;
  151. };
  152. pinctrl_ecspi2: ecspi2grp {
  153. fsl,pins = <
  154. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  155. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  156. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  157. /* CS */
  158. MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x000b1
  159. >;
  160. };
  161. pinctrl_ecspi3: ecspi3grp {
  162. fsl,pins = <
  163. MX6QDL_PAD_DISP0_DAT17__ECSPI2_MISO 0x100b1
  164. MX6QDL_PAD_DISP0_DAT16__ECSPI2_MOSI 0x100b1
  165. MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x100b1
  166. /* CS */
  167. MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000b1
  168. >;
  169. };
  170. pinctrl_enet: enetgrp {
  171. fsl,pins = <
  172. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  173. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  174. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  175. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  176. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  177. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  178. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  179. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  180. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  181. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  182. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  183. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  184. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  185. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  186. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  187. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  188. /* Phy reset */
  189. MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x000b0
  190. >;
  191. };
  192. pinctrl_i2c1: i2c1grp {
  193. fsl,pins = <
  194. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  195. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  196. >;
  197. };
  198. pinctrl_i2c2: i2c2grp {
  199. fsl,pins = <
  200. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  201. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  202. >;
  203. };
  204. pinctrl_i2c3: i2c3grp {
  205. fsl,pins = <
  206. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  207. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  208. >;
  209. };
  210. pinctrl_led: ledgrp {
  211. fsl,pins = <
  212. /* user led */
  213. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x80000000
  214. >;
  215. };
  216. pinctrl_uart1: uart1grp {
  217. fsl,pins = <
  218. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  219. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  220. >;
  221. };
  222. pinctrl_uart2: uart2grp {
  223. fsl,pins = <
  224. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  225. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  226. >;
  227. };
  228. pinctrl_usbh1: usbh1grp {
  229. fsl,pins = <
  230. /* power enable, high active */
  231. MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x10b0
  232. >;
  233. };
  234. pinctrl_usbotg: usbotggrp {
  235. fsl,pins = <
  236. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  237. MX6QDL_PAD_EIM_D21__USB_OTG_OC 0x1b0b0
  238. /* power enable, high active */
  239. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x10b0
  240. >;
  241. };
  242. pinctrl_usdhc2: usdhc2grp {
  243. fsl,pins = <
  244. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  245. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  246. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  247. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  248. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  249. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  250. /* CD */
  251. MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
  252. /* WP */
  253. MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1f0b0
  254. >;
  255. };
  256. pinctrl_usdhc3: usdhc3grp {
  257. fsl,pins = <
  258. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  259. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  260. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  261. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  262. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  263. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  264. /* CD */
  265. MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x1b0b0
  266. /* WP */
  267. MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1f0b0
  268. >;
  269. };
  270. };
  271. };
  272. &ssi1 {
  273. status = "okay";
  274. };
  275. &uart1 {
  276. pinctrl-names = "default";
  277. pinctrl-0 = <&pinctrl_uart1>;
  278. status = "okay";
  279. };
  280. &uart2 {
  281. pinctrl-names = "default";
  282. pinctrl-0 = <&pinctrl_uart2>;
  283. status = "okay";
  284. };
  285. &usbh1 {
  286. vbus-supply = <&reg_usbh1_vbus>;
  287. pinctrl-names = "default";
  288. pinctrl-0 = <&pinctrl_usbh1>;
  289. status = "okay";
  290. };
  291. &usbotg {
  292. vbus-supply = <&reg_usb_otg_vbus>;
  293. pinctrl-names = "default";
  294. pinctrl-0 = <&pinctrl_usbotg>;
  295. status = "okay";
  296. };
  297. &usdhc2 {
  298. pinctrl-names = "default";
  299. pinctrl-0 = <&pinctrl_usdhc2>;
  300. bus-width = <4>;
  301. cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
  302. wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
  303. status = "okay";
  304. };
  305. &usdhc3 {
  306. pinctrl-names = "default";
  307. pinctrl-0 = <&pinctrl_usdhc3>;
  308. bus-width = <4>;
  309. cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
  310. wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
  311. status = "okay";
  312. };