imx51.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. #include <dt-bindings/clock/imx5-clock.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. #include <dt-bindings/input/input.h>
  17. #include <dt-bindings/interrupt-controller/irq.h>
  18. / {
  19. aliases {
  20. ethernet0 = &fec;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. i2c0 = &i2c1;
  26. i2c1 = &i2c2;
  27. mmc0 = &esdhc1;
  28. mmc1 = &esdhc2;
  29. mmc2 = &esdhc3;
  30. mmc3 = &esdhc4;
  31. serial0 = &uart1;
  32. serial1 = &uart2;
  33. serial2 = &uart3;
  34. spi0 = &ecspi1;
  35. spi1 = &ecspi2;
  36. spi2 = &cspi;
  37. };
  38. tzic: tz-interrupt-controller@e0000000 {
  39. compatible = "fsl,imx51-tzic", "fsl,tzic";
  40. interrupt-controller;
  41. #interrupt-cells = <1>;
  42. reg = <0xe0000000 0x4000>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. #clock-cells = <0>;
  50. clock-frequency = <32768>;
  51. };
  52. ckih1 {
  53. compatible = "fsl,imx-ckih1", "fixed-clock";
  54. #clock-cells = <0>;
  55. clock-frequency = <0>;
  56. };
  57. ckih2 {
  58. compatible = "fsl,imx-ckih2", "fixed-clock";
  59. #clock-cells = <0>;
  60. clock-frequency = <0>;
  61. };
  62. osc {
  63. compatible = "fsl,imx-osc", "fixed-clock";
  64. #clock-cells = <0>;
  65. clock-frequency = <24000000>;
  66. };
  67. };
  68. cpus {
  69. #address-cells = <1>;
  70. #size-cells = <0>;
  71. cpu: cpu@0 {
  72. device_type = "cpu";
  73. compatible = "arm,cortex-a8";
  74. reg = <0>;
  75. clock-latency = <62500>;
  76. clocks = <&clks IMX5_CLK_CPU_PODF>;
  77. clock-names = "cpu";
  78. operating-points = <
  79. 166000 1000000
  80. 600000 1050000
  81. 800000 1100000
  82. >;
  83. voltage-tolerance = <5>;
  84. };
  85. };
  86. usbphy {
  87. #address-cells = <1>;
  88. #size-cells = <0>;
  89. compatible = "simple-bus";
  90. usbphy0: usbphy@0 {
  91. compatible = "usb-nop-xceiv";
  92. reg = <0>;
  93. clocks = <&clks IMX5_CLK_USB_PHY_GATE>;
  94. clock-names = "main_clk";
  95. };
  96. };
  97. display-subsystem {
  98. compatible = "fsl,imx-display-subsystem";
  99. ports = <&ipu_di0>, <&ipu_di1>;
  100. };
  101. soc {
  102. #address-cells = <1>;
  103. #size-cells = <1>;
  104. compatible = "simple-bus";
  105. interrupt-parent = <&tzic>;
  106. ranges;
  107. iram: iram@1ffe0000 {
  108. compatible = "mmio-sram";
  109. reg = <0x1ffe0000 0x20000>;
  110. };
  111. ipu: ipu@40000000 {
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. compatible = "fsl,imx51-ipu";
  115. reg = <0x40000000 0x20000000>;
  116. interrupts = <11 10>;
  117. clocks = <&clks IMX5_CLK_IPU_GATE>,
  118. <&clks IMX5_CLK_IPU_DI0_GATE>,
  119. <&clks IMX5_CLK_IPU_DI1_GATE>;
  120. clock-names = "bus", "di0", "di1";
  121. resets = <&src 2>;
  122. ipu_di0: port@2 {
  123. reg = <2>;
  124. ipu_di0_disp0: endpoint {
  125. };
  126. };
  127. ipu_di1: port@3 {
  128. reg = <3>;
  129. ipu_di1_disp1: endpoint {
  130. };
  131. };
  132. };
  133. aips@70000000 { /* AIPS1 */
  134. compatible = "fsl,aips-bus", "simple-bus";
  135. #address-cells = <1>;
  136. #size-cells = <1>;
  137. reg = <0x70000000 0x10000000>;
  138. ranges;
  139. spba@70000000 {
  140. compatible = "fsl,spba-bus", "simple-bus";
  141. #address-cells = <1>;
  142. #size-cells = <1>;
  143. reg = <0x70000000 0x40000>;
  144. ranges;
  145. esdhc1: esdhc@70004000 {
  146. compatible = "fsl,imx51-esdhc";
  147. reg = <0x70004000 0x4000>;
  148. interrupts = <1>;
  149. clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
  150. <&clks IMX5_CLK_DUMMY>,
  151. <&clks IMX5_CLK_ESDHC1_PER_GATE>;
  152. clock-names = "ipg", "ahb", "per";
  153. status = "disabled";
  154. };
  155. esdhc2: esdhc@70008000 {
  156. compatible = "fsl,imx51-esdhc";
  157. reg = <0x70008000 0x4000>;
  158. interrupts = <2>;
  159. clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
  160. <&clks IMX5_CLK_DUMMY>,
  161. <&clks IMX5_CLK_ESDHC2_PER_GATE>;
  162. clock-names = "ipg", "ahb", "per";
  163. bus-width = <4>;
  164. status = "disabled";
  165. };
  166. uart3: serial@7000c000 {
  167. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  168. reg = <0x7000c000 0x4000>;
  169. interrupts = <33>;
  170. clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
  171. <&clks IMX5_CLK_UART3_PER_GATE>;
  172. clock-names = "ipg", "per";
  173. status = "disabled";
  174. };
  175. ecspi1: ecspi@70010000 {
  176. #address-cells = <1>;
  177. #size-cells = <0>;
  178. compatible = "fsl,imx51-ecspi";
  179. reg = <0x70010000 0x4000>;
  180. interrupts = <36>;
  181. clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
  182. <&clks IMX5_CLK_ECSPI1_PER_GATE>;
  183. clock-names = "ipg", "per";
  184. status = "disabled";
  185. };
  186. ssi2: ssi@70014000 {
  187. #sound-dai-cells = <0>;
  188. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  189. reg = <0x70014000 0x4000>;
  190. interrupts = <30>;
  191. clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
  192. <&clks IMX5_CLK_SSI2_ROOT_GATE>;
  193. clock-names = "ipg", "baud";
  194. dmas = <&sdma 24 1 0>,
  195. <&sdma 25 1 0>;
  196. dma-names = "rx", "tx";
  197. fsl,fifo-depth = <15>;
  198. status = "disabled";
  199. };
  200. esdhc3: esdhc@70020000 {
  201. compatible = "fsl,imx51-esdhc";
  202. reg = <0x70020000 0x4000>;
  203. interrupts = <3>;
  204. clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
  205. <&clks IMX5_CLK_DUMMY>,
  206. <&clks IMX5_CLK_ESDHC3_PER_GATE>;
  207. clock-names = "ipg", "ahb", "per";
  208. bus-width = <4>;
  209. status = "disabled";
  210. };
  211. esdhc4: esdhc@70024000 {
  212. compatible = "fsl,imx51-esdhc";
  213. reg = <0x70024000 0x4000>;
  214. interrupts = <4>;
  215. clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
  216. <&clks IMX5_CLK_DUMMY>,
  217. <&clks IMX5_CLK_ESDHC4_PER_GATE>;
  218. clock-names = "ipg", "ahb", "per";
  219. bus-width = <4>;
  220. status = "disabled";
  221. };
  222. };
  223. usbotg: usb@73f80000 {
  224. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  225. reg = <0x73f80000 0x0200>;
  226. interrupts = <18>;
  227. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  228. fsl,usbmisc = <&usbmisc 0>;
  229. fsl,usbphy = <&usbphy0>;
  230. status = "disabled";
  231. };
  232. usbh1: usb@73f80200 {
  233. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  234. reg = <0x73f80200 0x0200>;
  235. interrupts = <14>;
  236. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  237. fsl,usbmisc = <&usbmisc 1>;
  238. dr_mode = "host";
  239. status = "disabled";
  240. };
  241. usbh2: usb@73f80400 {
  242. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  243. reg = <0x73f80400 0x0200>;
  244. interrupts = <16>;
  245. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  246. fsl,usbmisc = <&usbmisc 2>;
  247. dr_mode = "host";
  248. status = "disabled";
  249. };
  250. usbh3: usb@73f80600 {
  251. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  252. reg = <0x73f80600 0x0200>;
  253. interrupts = <17>;
  254. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  255. fsl,usbmisc = <&usbmisc 3>;
  256. dr_mode = "host";
  257. status = "disabled";
  258. };
  259. usbmisc: usbmisc@73f80800 {
  260. #index-cells = <1>;
  261. compatible = "fsl,imx51-usbmisc";
  262. reg = <0x73f80800 0x200>;
  263. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  264. };
  265. gpio1: gpio@73f84000 {
  266. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  267. reg = <0x73f84000 0x4000>;
  268. interrupts = <50 51>;
  269. gpio-controller;
  270. #gpio-cells = <2>;
  271. interrupt-controller;
  272. #interrupt-cells = <2>;
  273. };
  274. gpio2: gpio@73f88000 {
  275. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  276. reg = <0x73f88000 0x4000>;
  277. interrupts = <52 53>;
  278. gpio-controller;
  279. #gpio-cells = <2>;
  280. interrupt-controller;
  281. #interrupt-cells = <2>;
  282. };
  283. gpio3: gpio@73f8c000 {
  284. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  285. reg = <0x73f8c000 0x4000>;
  286. interrupts = <54 55>;
  287. gpio-controller;
  288. #gpio-cells = <2>;
  289. interrupt-controller;
  290. #interrupt-cells = <2>;
  291. };
  292. gpio4: gpio@73f90000 {
  293. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  294. reg = <0x73f90000 0x4000>;
  295. interrupts = <56 57>;
  296. gpio-controller;
  297. #gpio-cells = <2>;
  298. interrupt-controller;
  299. #interrupt-cells = <2>;
  300. };
  301. kpp: kpp@73f94000 {
  302. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  303. reg = <0x73f94000 0x4000>;
  304. interrupts = <60>;
  305. clocks = <&clks IMX5_CLK_DUMMY>;
  306. status = "disabled";
  307. };
  308. wdog1: wdog@73f98000 {
  309. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  310. reg = <0x73f98000 0x4000>;
  311. interrupts = <58>;
  312. clocks = <&clks IMX5_CLK_DUMMY>;
  313. };
  314. wdog2: wdog@73f9c000 {
  315. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  316. reg = <0x73f9c000 0x4000>;
  317. interrupts = <59>;
  318. clocks = <&clks IMX5_CLK_DUMMY>;
  319. status = "disabled";
  320. };
  321. gpt: timer@73fa0000 {
  322. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  323. reg = <0x73fa0000 0x4000>;
  324. interrupts = <39>;
  325. clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
  326. <&clks IMX5_CLK_GPT_HF_GATE>;
  327. clock-names = "ipg", "per";
  328. };
  329. iomuxc: iomuxc@73fa8000 {
  330. compatible = "fsl,imx51-iomuxc";
  331. reg = <0x73fa8000 0x4000>;
  332. };
  333. pwm1: pwm@73fb4000 {
  334. #pwm-cells = <2>;
  335. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  336. reg = <0x73fb4000 0x4000>;
  337. clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
  338. <&clks IMX5_CLK_PWM1_HF_GATE>;
  339. clock-names = "ipg", "per";
  340. interrupts = <61>;
  341. };
  342. pwm2: pwm@73fb8000 {
  343. #pwm-cells = <2>;
  344. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  345. reg = <0x73fb8000 0x4000>;
  346. clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
  347. <&clks IMX5_CLK_PWM2_HF_GATE>;
  348. clock-names = "ipg", "per";
  349. interrupts = <94>;
  350. };
  351. uart1: serial@73fbc000 {
  352. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  353. reg = <0x73fbc000 0x4000>;
  354. interrupts = <31>;
  355. clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
  356. <&clks IMX5_CLK_UART1_PER_GATE>;
  357. clock-names = "ipg", "per";
  358. status = "disabled";
  359. };
  360. uart2: serial@73fc0000 {
  361. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  362. reg = <0x73fc0000 0x4000>;
  363. interrupts = <32>;
  364. clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
  365. <&clks IMX5_CLK_UART2_PER_GATE>;
  366. clock-names = "ipg", "per";
  367. status = "disabled";
  368. };
  369. src: src@73fd0000 {
  370. compatible = "fsl,imx51-src";
  371. reg = <0x73fd0000 0x4000>;
  372. #reset-cells = <1>;
  373. };
  374. clks: ccm@73fd4000{
  375. compatible = "fsl,imx51-ccm";
  376. reg = <0x73fd4000 0x4000>;
  377. interrupts = <0 71 0x04 0 72 0x04>;
  378. #clock-cells = <1>;
  379. };
  380. };
  381. aips@80000000 { /* AIPS2 */
  382. compatible = "fsl,aips-bus", "simple-bus";
  383. #address-cells = <1>;
  384. #size-cells = <1>;
  385. reg = <0x80000000 0x10000000>;
  386. ranges;
  387. iim: iim@83f98000 {
  388. compatible = "fsl,imx51-iim", "fsl,imx27-iim";
  389. reg = <0x83f98000 0x4000>;
  390. interrupts = <69>;
  391. clocks = <&clks IMX5_CLK_IIM_GATE>;
  392. };
  393. owire: owire@83fa4000 {
  394. compatible = "fsl,imx51-owire", "fsl,imx21-owire";
  395. reg = <0x83fa4000 0x4000>;
  396. interrupts = <88>;
  397. clocks = <&clks IMX5_CLK_OWIRE_GATE>;
  398. status = "disabled";
  399. };
  400. ecspi2: ecspi@83fac000 {
  401. #address-cells = <1>;
  402. #size-cells = <0>;
  403. compatible = "fsl,imx51-ecspi";
  404. reg = <0x83fac000 0x4000>;
  405. interrupts = <37>;
  406. clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
  407. <&clks IMX5_CLK_ECSPI2_PER_GATE>;
  408. clock-names = "ipg", "per";
  409. status = "disabled";
  410. };
  411. sdma: sdma@83fb0000 {
  412. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  413. reg = <0x83fb0000 0x4000>;
  414. interrupts = <6>;
  415. clocks = <&clks IMX5_CLK_SDMA_GATE>,
  416. <&clks IMX5_CLK_SDMA_GATE>;
  417. clock-names = "ipg", "ahb";
  418. #dma-cells = <3>;
  419. fsl,sdma-ram-script-name = "/*(DEBLOBBED)*/";
  420. };
  421. cspi: cspi@83fc0000 {
  422. #address-cells = <1>;
  423. #size-cells = <0>;
  424. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  425. reg = <0x83fc0000 0x4000>;
  426. interrupts = <38>;
  427. clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
  428. <&clks IMX5_CLK_CSPI_IPG_GATE>;
  429. clock-names = "ipg", "per";
  430. status = "disabled";
  431. };
  432. i2c2: i2c@83fc4000 {
  433. #address-cells = <1>;
  434. #size-cells = <0>;
  435. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  436. reg = <0x83fc4000 0x4000>;
  437. interrupts = <63>;
  438. clocks = <&clks IMX5_CLK_I2C2_GATE>;
  439. status = "disabled";
  440. };
  441. i2c1: i2c@83fc8000 {
  442. #address-cells = <1>;
  443. #size-cells = <0>;
  444. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  445. reg = <0x83fc8000 0x4000>;
  446. interrupts = <62>;
  447. clocks = <&clks IMX5_CLK_I2C1_GATE>;
  448. status = "disabled";
  449. };
  450. ssi1: ssi@83fcc000 {
  451. #sound-dai-cells = <0>;
  452. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  453. reg = <0x83fcc000 0x4000>;
  454. interrupts = <29>;
  455. clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
  456. <&clks IMX5_CLK_SSI1_ROOT_GATE>;
  457. clock-names = "ipg", "baud";
  458. dmas = <&sdma 28 0 0>,
  459. <&sdma 29 0 0>;
  460. dma-names = "rx", "tx";
  461. fsl,fifo-depth = <15>;
  462. status = "disabled";
  463. };
  464. audmux: audmux@83fd0000 {
  465. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  466. reg = <0x83fd0000 0x4000>;
  467. clocks = <&clks IMX5_CLK_DUMMY>;
  468. clock-names = "audmux";
  469. status = "disabled";
  470. };
  471. weim: weim@83fda000 {
  472. #address-cells = <2>;
  473. #size-cells = <1>;
  474. compatible = "fsl,imx51-weim";
  475. reg = <0x83fda000 0x1000>;
  476. clocks = <&clks IMX5_CLK_EMI_SLOW_GATE>;
  477. ranges = <
  478. 0 0 0xb0000000 0x08000000
  479. 1 0 0xb8000000 0x08000000
  480. 2 0 0xc0000000 0x08000000
  481. 3 0 0xc8000000 0x04000000
  482. 4 0 0xcc000000 0x02000000
  483. 5 0 0xce000000 0x02000000
  484. >;
  485. status = "disabled";
  486. };
  487. nfc: nand@83fdb000 {
  488. #address-cells = <1>;
  489. #size-cells = <1>;
  490. compatible = "fsl,imx51-nand";
  491. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  492. interrupts = <8>;
  493. clocks = <&clks IMX5_CLK_NFC_GATE>;
  494. status = "disabled";
  495. };
  496. pata: pata@83fe0000 {
  497. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  498. reg = <0x83fe0000 0x4000>;
  499. interrupts = <70>;
  500. clocks = <&clks IMX5_CLK_PATA_GATE>;
  501. status = "disabled";
  502. };
  503. ssi3: ssi@83fe8000 {
  504. #sound-dai-cells = <0>;
  505. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  506. reg = <0x83fe8000 0x4000>;
  507. interrupts = <96>;
  508. clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
  509. <&clks IMX5_CLK_SSI3_ROOT_GATE>;
  510. clock-names = "ipg", "baud";
  511. dmas = <&sdma 46 0 0>,
  512. <&sdma 47 0 0>;
  513. dma-names = "rx", "tx";
  514. fsl,fifo-depth = <15>;
  515. status = "disabled";
  516. };
  517. fec: ethernet@83fec000 {
  518. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  519. reg = <0x83fec000 0x4000>;
  520. interrupts = <87>;
  521. clocks = <&clks IMX5_CLK_FEC_GATE>,
  522. <&clks IMX5_CLK_FEC_GATE>,
  523. <&clks IMX5_CLK_FEC_GATE>;
  524. clock-names = "ipg", "ahb", "ptp";
  525. status = "disabled";
  526. };
  527. };
  528. };
  529. };