imx25-pdk.dts 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /dts-v1/;
  12. #include <dt-bindings/gpio/gpio.h>
  13. #include <dt-bindings/input/input.h>
  14. #include "imx25.dtsi"
  15. / {
  16. model = "Freescale i.MX25 Product Development Kit";
  17. compatible = "fsl,imx25-pdk", "fsl,imx25";
  18. memory {
  19. reg = <0x80000000 0x4000000>;
  20. };
  21. regulators {
  22. compatible = "simple-bus";
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. reg_fec_3v3: regulator@0 {
  26. compatible = "regulator-fixed";
  27. reg = <0>;
  28. regulator-name = "fec-3v3";
  29. regulator-min-microvolt = <3300000>;
  30. regulator-max-microvolt = <3300000>;
  31. gpio = <&gpio2 3 0>;
  32. enable-active-high;
  33. };
  34. reg_2p5v: regulator@1 {
  35. compatible = "regulator-fixed";
  36. reg = <1>;
  37. regulator-name = "2P5V";
  38. regulator-min-microvolt = <2500000>;
  39. regulator-max-microvolt = <2500000>;
  40. };
  41. reg_3p3v: regulator@2 {
  42. compatible = "regulator-fixed";
  43. reg = <2>;
  44. regulator-name = "3P3V";
  45. regulator-min-microvolt = <3300000>;
  46. regulator-max-microvolt = <3300000>;
  47. };
  48. reg_can_3v3: regulator@3 {
  49. compatible = "regulator-fixed";
  50. reg = <3>;
  51. regulator-name = "can-3v3";
  52. regulator-min-microvolt = <3300000>;
  53. regulator-max-microvolt = <3300000>;
  54. gpio = <&gpio4 6 0>;
  55. };
  56. };
  57. sound {
  58. compatible = "fsl,imx25-pdk-sgtl5000",
  59. "fsl,imx-audio-sgtl5000";
  60. model = "imx25-pdk-sgtl5000";
  61. ssi-controller = <&ssi1>;
  62. audio-codec = <&codec>;
  63. audio-routing =
  64. "MIC_IN", "Mic Jack",
  65. "Mic Jack", "Mic Bias",
  66. "Headphone Jack", "HP_OUT";
  67. mux-int-port = <1>;
  68. mux-ext-port = <4>;
  69. };
  70. wvga: display {
  71. model = "CLAA057VC01CW";
  72. bits-per-pixel = <16>;
  73. fsl,pcr = <0xfa208b80>;
  74. bus-width = <18>;
  75. native-mode = <&wvga_timings>;
  76. display-timings {
  77. wvga_timings: 640x480 {
  78. hactive = <640>;
  79. vactive = <480>;
  80. hback-porch = <45>;
  81. hfront-porch = <114>;
  82. hsync-len = <1>;
  83. vback-porch = <33>;
  84. vfront-porch = <11>;
  85. vsync-len = <1>;
  86. clock-frequency = <25200000>;
  87. };
  88. };
  89. };
  90. };
  91. &audmux {
  92. pinctrl-names = "default";
  93. pinctrl-0 = <&pinctrl_audmux>;
  94. status = "okay";
  95. };
  96. &can1 {
  97. pinctrl-names = "default";
  98. pinctrl-0 = <&pinctrl_can1>;
  99. xceiver-supply = <&reg_can_3v3>;
  100. status = "okay";
  101. };
  102. &esdhc1 {
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_esdhc1>;
  105. cd-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
  106. wp-gpios = <&gpio2 0 GPIO_ACTIVE_HIGH>;
  107. status = "okay";
  108. };
  109. &fec {
  110. phy-mode = "rmii";
  111. pinctrl-names = "default";
  112. pinctrl-0 = <&pinctrl_fec>;
  113. phy-supply = <&reg_fec_3v3>;
  114. phy-reset-gpios = <&gpio4 8 0>;
  115. status = "okay";
  116. };
  117. &i2c1 {
  118. clock-frequency = <100000>;
  119. pinctrl-names = "default";
  120. pinctrl-0 = <&pinctrl_i2c1>;
  121. status = "okay";
  122. codec: sgtl5000@0a {
  123. compatible = "fsl,sgtl5000";
  124. reg = <0x0a>;
  125. clocks = <&clks 129>;
  126. VDDA-supply = <&reg_2p5v>;
  127. VDDIO-supply = <&reg_3p3v>;
  128. };
  129. };
  130. &iomuxc {
  131. imx25-pdk {
  132. pinctrl_audmux: audmuxgrp {
  133. fsl,pins = <
  134. MX25_PAD_RW__AUD4_TXFS 0xe0
  135. MX25_PAD_OE__AUD4_TXC 0xe0
  136. MX25_PAD_EB0__AUD4_TXD 0xe0
  137. MX25_PAD_EB1__AUD4_RXD 0xe0
  138. >;
  139. };
  140. pinctrl_can1: can1grp {
  141. fsl,pins = <
  142. MX25_PAD_GPIO_A__CAN1_TX 0x0
  143. MX25_PAD_GPIO_B__CAN1_RX 0x0
  144. MX25_PAD_D14__GPIO_4_6 0x80000000
  145. >;
  146. };
  147. pinctrl_esdhc1: esdhc1grp {
  148. fsl,pins = <
  149. MX25_PAD_SD1_CMD__SD1_CMD 0x80000000
  150. MX25_PAD_SD1_CLK__SD1_CLK 0x80000000
  151. MX25_PAD_SD1_DATA0__SD1_DATA0 0x80000000
  152. MX25_PAD_SD1_DATA1__SD1_DATA1 0x80000000
  153. MX25_PAD_SD1_DATA2__SD1_DATA2 0x80000000
  154. MX25_PAD_SD1_DATA3__SD1_DATA3 0x80000000
  155. MX25_PAD_A14__GPIO_2_0 0x80000000
  156. MX25_PAD_A15__GPIO_2_1 0x80000000
  157. >;
  158. };
  159. pinctrl_fec: fecgrp {
  160. fsl,pins = <
  161. MX25_PAD_FEC_MDC__FEC_MDC 0x80000000
  162. MX25_PAD_FEC_MDIO__FEC_MDIO 0x400001e0
  163. MX25_PAD_FEC_TDATA0__FEC_TDATA0 0x80000000
  164. MX25_PAD_FEC_TDATA1__FEC_TDATA1 0x80000000
  165. MX25_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  166. MX25_PAD_FEC_RDATA0__FEC_RDATA0 0x80000000
  167. MX25_PAD_FEC_RDATA1__FEC_RDATA1 0x80000000
  168. MX25_PAD_FEC_RX_DV__FEC_RX_DV 0x80000000
  169. MX25_PAD_FEC_TX_CLK__FEC_TX_CLK 0x1c0
  170. MX25_PAD_A17__GPIO_2_3 0x80000000
  171. MX25_PAD_D12__GPIO_4_8 0x80000000
  172. >;
  173. };
  174. pinctrl_i2c1: i2c1grp {
  175. fsl,pins = <
  176. MX25_PAD_I2C1_CLK__I2C1_CLK 0x80000000
  177. MX25_PAD_I2C1_DAT__I2C1_DAT 0x80000000
  178. >;
  179. };
  180. pinctrl_kpp: kppgrp {
  181. fsl,pins = <
  182. MX25_PAD_KPP_ROW0__KPP_ROW0 0x80000000
  183. MX25_PAD_KPP_ROW1__KPP_ROW1 0x80000000
  184. MX25_PAD_KPP_ROW2__KPP_ROW2 0x80000000
  185. MX25_PAD_KPP_ROW3__KPP_ROW3 0x80000000
  186. MX25_PAD_KPP_COL0__KPP_COL0 0x80000000
  187. MX25_PAD_KPP_COL1__KPP_COL1 0x80000000
  188. MX25_PAD_KPP_COL2__KPP_COL2 0x80000000
  189. MX25_PAD_KPP_COL3__KPP_COL3 0x80000000
  190. >;
  191. };
  192. pinctrl_lcd: lcdgrp {
  193. fsl,pins = <
  194. MX25_PAD_LD0__LD0 0xe0
  195. MX25_PAD_LD1__LD1 0xe0
  196. MX25_PAD_LD2__LD2 0xe0
  197. MX25_PAD_LD3__LD3 0xe0
  198. MX25_PAD_LD4__LD4 0xe0
  199. MX25_PAD_LD5__LD5 0xe0
  200. MX25_PAD_LD6__LD6 0xe0
  201. MX25_PAD_LD7__LD7 0xe0
  202. MX25_PAD_LD8__LD8 0xe0
  203. MX25_PAD_LD9__LD9 0xe0
  204. MX25_PAD_LD10__LD10 0xe0
  205. MX25_PAD_LD11__LD11 0xe0
  206. MX25_PAD_LD12__LD12 0xe0
  207. MX25_PAD_LD13__LD13 0xe0
  208. MX25_PAD_LD14__LD14 0xe0
  209. MX25_PAD_LD15__LD15 0xe0
  210. MX25_PAD_GPIO_E__LD16 0xe0
  211. MX25_PAD_GPIO_F__LD17 0xe0
  212. MX25_PAD_HSYNC__HSYNC 0xe0
  213. MX25_PAD_VSYNC__VSYNC 0xe0
  214. MX25_PAD_LSCLK__LSCLK 0xe0
  215. MX25_PAD_OE_ACD__OE_ACD 0xe0
  216. MX25_PAD_CONTRAST__CONTRAST 0xe0
  217. >;
  218. };
  219. pinctrl_uart1: uart1grp {
  220. fsl,pins = <
  221. MX25_PAD_UART1_RTS__UART1_RTS 0xe0
  222. MX25_PAD_UART1_CTS__UART1_CTS 0xe0
  223. MX25_PAD_UART1_TXD__UART1_TXD 0x80000000
  224. MX25_PAD_UART1_RXD__UART1_RXD 0xc0
  225. >;
  226. };
  227. };
  228. };
  229. &lcdc {
  230. display = <&wvga>;
  231. fsl,lpccr = <0x00a903ff>;
  232. fsl,lscr1 = <0x00120300>;
  233. fsl,dmacr = <0x00020010>;
  234. pinctrl-names = "default";
  235. pinctrl-0 = <&pinctrl_lcd>;
  236. status = "okay";
  237. };
  238. &nfc {
  239. nand-on-flash-bbt;
  240. status = "okay";
  241. };
  242. &kpp {
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&pinctrl_kpp>;
  245. linux,keymap = <
  246. MATRIX_KEY(0x0, 0x0, KEY_UP)
  247. MATRIX_KEY(0x0, 0x1, KEY_DOWN)
  248. MATRIX_KEY(0x0, 0x2, KEY_VOLUMEDOWN)
  249. MATRIX_KEY(0x0, 0x3, KEY_HOME)
  250. MATRIX_KEY(0x1, 0x0, KEY_RIGHT)
  251. MATRIX_KEY(0x1, 0x1, KEY_LEFT)
  252. MATRIX_KEY(0x1, 0x2, KEY_ENTER)
  253. MATRIX_KEY(0x1, 0x3, KEY_VOLUMEUP)
  254. MATRIX_KEY(0x2, 0x0, KEY_F6)
  255. MATRIX_KEY(0x2, 0x1, KEY_F8)
  256. MATRIX_KEY(0x2, 0x2, KEY_F9)
  257. MATRIX_KEY(0x2, 0x3, KEY_F10)
  258. MATRIX_KEY(0x3, 0x0, KEY_F1)
  259. MATRIX_KEY(0x3, 0x1, KEY_F2)
  260. MATRIX_KEY(0x3, 0x2, KEY_F3)
  261. MATRIX_KEY(0x3, 0x2, KEY_POWER)
  262. >;
  263. status = "okay";
  264. };
  265. &ssi1 {
  266. codec-handle = <&codec>;
  267. status = "okay";
  268. };
  269. &uart1 {
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_uart1>;
  272. uart-has-rtscts;
  273. status = "okay";
  274. };
  275. &usbhost1 {
  276. phy_type = "serial";
  277. dr_mode = "host";
  278. status = "okay";
  279. };
  280. &usbotg {
  281. phy_type = "utmi";
  282. dr_mode = "otg";
  283. external-vbus-divider;
  284. status = "okay";
  285. };