imx1.dtsi 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include "skeleton.dtsi"
  12. #include "imx1-pinfunc.h"
  13. #include <dt-bindings/clock/imx1-clock.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. #include <dt-bindings/interrupt-controller/irq.h>
  16. / {
  17. aliases {
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. i2c0 = &i2c;
  23. serial0 = &uart1;
  24. serial1 = &uart2;
  25. serial2 = &uart3;
  26. spi0 = &cspi1;
  27. spi1 = &cspi2;
  28. };
  29. aitc: aitc-interrupt-controller@00223000 {
  30. compatible = "fsl,imx1-aitc", "fsl,avic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x00223000 0x1000>;
  34. };
  35. cpus {
  36. #size-cells = <0>;
  37. #address-cells = <1>;
  38. cpu: cpu@0 {
  39. device_type = "cpu";
  40. compatible = "arm,arm920t";
  41. operating-points = <200000 1900000>;
  42. clock-latency = <62500>;
  43. clocks = <&clks IMX1_CLK_MCU>;
  44. voltage-tolerance = <5>;
  45. };
  46. };
  47. soc {
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. compatible = "simple-bus";
  51. interrupt-parent = <&aitc>;
  52. ranges;
  53. aipi@00200000 {
  54. compatible = "fsl,aipi-bus", "simple-bus";
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. reg = <0x00200000 0x10000>;
  58. ranges;
  59. gpt1: timer@00202000 {
  60. compatible = "fsl,imx1-gpt";
  61. reg = <0x00202000 0x1000>;
  62. interrupts = <59>;
  63. clocks = <&clks IMX1_CLK_HCLK>,
  64. <&clks IMX1_CLK_PER1>;
  65. clock-names = "ipg", "per";
  66. };
  67. gpt2: timer@00203000 {
  68. compatible = "fsl,imx1-gpt";
  69. reg = <0x00203000 0x1000>;
  70. interrupts = <58>;
  71. clocks = <&clks IMX1_CLK_HCLK>,
  72. <&clks IMX1_CLK_PER1>;
  73. clock-names = "ipg", "per";
  74. };
  75. fb: fb@00205000 {
  76. compatible = "fsl,imx1-fb";
  77. reg = <0x00205000 0x1000>;
  78. interrupts = <14>;
  79. clocks = <&clks IMX1_CLK_DUMMY>,
  80. <&clks IMX1_CLK_DUMMY>,
  81. <&clks IMX1_CLK_PER2>;
  82. clock-names = "ipg", "ahb", "per";
  83. status = "disabled";
  84. };
  85. uart1: serial@00206000 {
  86. compatible = "fsl,imx1-uart";
  87. reg = <0x00206000 0x1000>;
  88. interrupts = <30 29 26>;
  89. clocks = <&clks IMX1_CLK_HCLK>,
  90. <&clks IMX1_CLK_PER1>;
  91. clock-names = "ipg", "per";
  92. status = "disabled";
  93. };
  94. uart2: serial@00207000 {
  95. compatible = "fsl,imx1-uart";
  96. reg = <0x00207000 0x1000>;
  97. interrupts = <24 23 20>;
  98. clocks = <&clks IMX1_CLK_HCLK>,
  99. <&clks IMX1_CLK_PER1>;
  100. clock-names = "ipg", "per";
  101. status = "disabled";
  102. };
  103. pwm: pwm@00208000 {
  104. #pwm-cells = <2>;
  105. compatible = "fsl,imx1-pwm";
  106. reg = <0x00208000 0x1000>;
  107. interrupts = <34>;
  108. clocks = <&clks IMX1_CLK_DUMMY>,
  109. <&clks IMX1_CLK_PER1>;
  110. clock-names = "ipg", "per";
  111. };
  112. dma: dma@00209000 {
  113. compatible = "fsl,imx1-dma";
  114. reg = <0x00209000 0x1000>;
  115. interrupts = <61 60>;
  116. clocks = <&clks IMX1_CLK_HCLK>,
  117. <&clks IMX1_CLK_DMA_GATE>;
  118. clock-names = "ipg", "ahb";
  119. #dma-cells = <1>;
  120. };
  121. uart3: serial@0020a000 {
  122. compatible = "fsl,imx1-uart";
  123. reg = <0x0020a000 0x1000>;
  124. interrupts = <54 4 1>;
  125. clocks = <&clks IMX1_CLK_UART3_GATE>,
  126. <&clks IMX1_CLK_PER1>;
  127. clock-names = "ipg", "per";
  128. status = "disabled";
  129. };
  130. };
  131. aipi@00210000 {
  132. compatible = "fsl,aipi-bus", "simple-bus";
  133. #address-cells = <1>;
  134. #size-cells = <1>;
  135. reg = <0x00210000 0x10000>;
  136. ranges;
  137. cspi1: cspi@00213000 {
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. compatible = "fsl,imx1-cspi";
  141. reg = <0x00213000 0x1000>;
  142. interrupts = <41>;
  143. clocks = <&clks IMX1_CLK_DUMMY>,
  144. <&clks IMX1_CLK_PER1>;
  145. clock-names = "ipg", "per";
  146. status = "disabled";
  147. };
  148. i2c: i2c@00217000 {
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. compatible = "fsl,imx1-i2c";
  152. reg = <0x00217000 0x1000>;
  153. interrupts = <39>;
  154. clocks = <&clks IMX1_CLK_HCLK>;
  155. status = "disabled";
  156. };
  157. cspi2: cspi@00219000 {
  158. #address-cells = <1>;
  159. #size-cells = <0>;
  160. compatible = "fsl,imx1-cspi";
  161. reg = <0x00219000 0x1000>;
  162. interrupts = <40>;
  163. clocks = <&clks IMX1_CLK_DUMMY>,
  164. <&clks IMX1_CLK_PER1>;
  165. clock-names = "ipg", "per";
  166. status = "disabled";
  167. };
  168. clks: ccm@0021b000 {
  169. compatible = "fsl,imx1-ccm";
  170. reg = <0x0021b000 0x1000>;
  171. #clock-cells = <1>;
  172. };
  173. iomuxc: iomuxc@0021c000 {
  174. compatible = "fsl,imx1-iomuxc";
  175. reg = <0x0021c000 0x1000>;
  176. #address-cells = <1>;
  177. #size-cells = <1>;
  178. ranges;
  179. gpio1: gpio@0021c000 {
  180. compatible = "fsl,imx1-gpio";
  181. reg = <0x0021c000 0x100>;
  182. interrupts = <11>;
  183. gpio-controller;
  184. #gpio-cells = <2>;
  185. interrupt-controller;
  186. #interrupt-cells = <2>;
  187. };
  188. gpio2: gpio@0021c100 {
  189. compatible = "fsl,imx1-gpio";
  190. reg = <0x0021c100 0x100>;
  191. interrupts = <12>;
  192. gpio-controller;
  193. #gpio-cells = <2>;
  194. interrupt-controller;
  195. #interrupt-cells = <2>;
  196. };
  197. gpio3: gpio@0021c200 {
  198. compatible = "fsl,imx1-gpio";
  199. reg = <0x0021c200 0x100>;
  200. interrupts = <13>;
  201. gpio-controller;
  202. #gpio-cells = <2>;
  203. interrupt-controller;
  204. #interrupt-cells = <2>;
  205. };
  206. gpio4: gpio@0021c300 {
  207. compatible = "fsl,imx1-gpio";
  208. reg = <0x0021c300 0x100>;
  209. interrupts = <62>;
  210. gpio-controller;
  211. #gpio-cells = <2>;
  212. interrupt-controller;
  213. #interrupt-cells = <2>;
  214. };
  215. };
  216. };
  217. weim: weim@00220000 {
  218. #address-cells = <2>;
  219. #size-cells = <1>;
  220. compatible = "fsl,imx1-weim";
  221. reg = <0x00220000 0x1000>;
  222. clocks = <&clks IMX1_CLK_DUMMY>;
  223. ranges = <
  224. 0 0 0x10000000 0x02000000
  225. 1 0 0x12000000 0x01000000
  226. 2 0 0x13000000 0x01000000
  227. 3 0 0x14000000 0x01000000
  228. 4 0 0x15000000 0x01000000
  229. 5 0 0x16000000 0x01000000
  230. >;
  231. status = "disabled";
  232. };
  233. esram: esram@00300000 {
  234. compatible = "mmio-sram";
  235. reg = <0x00300000 0x20000>;
  236. };
  237. };
  238. };