exynos5.dtsi 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Samsung's Exynos5 SoC series common device tree source
  3. *
  4. * Copyright (c) 2012-2013 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * Samsung's Exynos5 SoC series device nodes are listed in this file. Particular
  8. * SoCs from Exynos5 series can include this file and provide values for SoCs
  9. * specfic bindings.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "exynos-syscon-restart.dtsi"
  16. / {
  17. interrupt-parent = <&gic>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. aliases {
  21. i2c0 = &i2c_0;
  22. i2c1 = &i2c_1;
  23. i2c2 = &i2c_2;
  24. i2c3 = &i2c_3;
  25. serial0 = &serial_0;
  26. serial1 = &serial_1;
  27. serial2 = &serial_2;
  28. serial3 = &serial_3;
  29. };
  30. soc: soc {
  31. compatible = "simple-bus";
  32. #address-cells = <1>;
  33. #size-cells = <1>;
  34. ranges;
  35. chipid@10000000 {
  36. compatible = "samsung,exynos4210-chipid";
  37. reg = <0x10000000 0x100>;
  38. };
  39. sromc: memory-controller@12250000 {
  40. compatible = "samsung,exynos4210-srom";
  41. reg = <0x12250000 0x14>;
  42. };
  43. combiner: interrupt-controller@10440000 {
  44. compatible = "samsung,exynos4210-combiner";
  45. #interrupt-cells = <2>;
  46. interrupt-controller;
  47. samsung,combiner-nr = <32>;
  48. reg = <0x10440000 0x1000>;
  49. interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
  50. <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
  51. <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
  52. <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
  53. <0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>,
  54. <0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>,
  55. <0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>,
  56. <0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>;
  57. };
  58. gic: interrupt-controller@10481000 {
  59. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  60. #interrupt-cells = <3>;
  61. interrupt-controller;
  62. reg = <0x10481000 0x1000>,
  63. <0x10482000 0x1000>,
  64. <0x10484000 0x2000>,
  65. <0x10486000 0x2000>;
  66. interrupts = <1 9 0xf04>;
  67. };
  68. sysreg_system_controller: syscon@10050000 {
  69. compatible = "samsung,exynos5-sysreg", "syscon";
  70. reg = <0x10050000 0x5000>;
  71. };
  72. serial_0: serial@12C00000 {
  73. compatible = "samsung,exynos4210-uart";
  74. reg = <0x12C00000 0x100>;
  75. interrupts = <0 51 0>;
  76. };
  77. serial_1: serial@12C10000 {
  78. compatible = "samsung,exynos4210-uart";
  79. reg = <0x12C10000 0x100>;
  80. interrupts = <0 52 0>;
  81. };
  82. serial_2: serial@12C20000 {
  83. compatible = "samsung,exynos4210-uart";
  84. reg = <0x12C20000 0x100>;
  85. interrupts = <0 53 0>;
  86. };
  87. serial_3: serial@12C30000 {
  88. compatible = "samsung,exynos4210-uart";
  89. reg = <0x12C30000 0x100>;
  90. interrupts = <0 54 0>;
  91. };
  92. i2c_0: i2c@12C60000 {
  93. compatible = "samsung,s3c2440-i2c";
  94. reg = <0x12C60000 0x100>;
  95. interrupts = <0 56 0>;
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. samsung,sysreg-phandle = <&sysreg_system_controller>;
  99. status = "disabled";
  100. };
  101. i2c_1: i2c@12C70000 {
  102. compatible = "samsung,s3c2440-i2c";
  103. reg = <0x12C70000 0x100>;
  104. interrupts = <0 57 0>;
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. samsung,sysreg-phandle = <&sysreg_system_controller>;
  108. status = "disabled";
  109. };
  110. i2c_2: i2c@12C80000 {
  111. compatible = "samsung,s3c2440-i2c";
  112. reg = <0x12C80000 0x100>;
  113. interrupts = <0 58 0>;
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. samsung,sysreg-phandle = <&sysreg_system_controller>;
  117. status = "disabled";
  118. };
  119. i2c_3: i2c@12C90000 {
  120. compatible = "samsung,s3c2440-i2c";
  121. reg = <0x12C90000 0x100>;
  122. interrupts = <0 59 0>;
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. samsung,sysreg-phandle = <&sysreg_system_controller>;
  126. status = "disabled";
  127. };
  128. pwm: pwm@12DD0000 {
  129. compatible = "samsung,exynos4210-pwm";
  130. reg = <0x12DD0000 0x100>;
  131. samsung,pwm-outputs = <0>, <1>, <2>, <3>;
  132. #pwm-cells = <3>;
  133. };
  134. rtc: rtc@101E0000 {
  135. compatible = "samsung,s3c6410-rtc";
  136. reg = <0x101E0000 0x100>;
  137. interrupts = <0 43 0>, <0 44 0>;
  138. status = "disabled";
  139. };
  140. fimd: fimd@14400000 {
  141. compatible = "samsung,exynos5250-fimd";
  142. interrupt-parent = <&combiner>;
  143. reg = <0x14400000 0x40000>;
  144. interrupt-names = "fifo", "vsync", "lcd_sys";
  145. interrupts = <18 4>, <18 5>, <18 6>;
  146. samsung,sysreg = <&sysreg_system_controller>;
  147. status = "disabled";
  148. };
  149. dp: dp-controller@145B0000 {
  150. compatible = "samsung,exynos5-dp";
  151. reg = <0x145B0000 0x1000>;
  152. interrupts = <10 3>;
  153. interrupt-parent = <&combiner>;
  154. #address-cells = <1>;
  155. #size-cells = <0>;
  156. status = "disabled";
  157. };
  158. };
  159. };