dm816x-clocks.dtsi 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License version 2 as
  4. * published by the Free Software Foundation.
  5. */
  6. &scrm {
  7. main_fapll: main_fapll {
  8. #clock-cells = <1>;
  9. compatible = "ti,dm816-fapll-clock";
  10. reg = <0x400 0x40>;
  11. clocks = <&sys_clkin_ck &sys_clkin_ck>;
  12. clock-indices = <1>, <2>, <3>, <4>, <5>,
  13. <6>, <7>;
  14. clock-output-names = "main_pll_clk1",
  15. "main_pll_clk2",
  16. "main_pll_clk3",
  17. "main_pll_clk4",
  18. "main_pll_clk5",
  19. "main_pll_clk6",
  20. "main_pll_clk7";
  21. };
  22. ddr_fapll: ddr_fapll {
  23. #clock-cells = <1>;
  24. compatible = "ti,dm816-fapll-clock";
  25. reg = <0x440 0x30>;
  26. clocks = <&sys_clkin_ck &sys_clkin_ck>;
  27. clock-indices = <1>, <2>, <3>, <4>;
  28. clock-output-names = "ddr_pll_clk1",
  29. "ddr_pll_clk2",
  30. "ddr_pll_clk3",
  31. "ddr_pll_clk4";
  32. };
  33. video_fapll: video_fapll {
  34. #clock-cells = <1>;
  35. compatible = "ti,dm816-fapll-clock";
  36. reg = <0x470 0x30>;
  37. clocks = <&sys_clkin_ck &sys_clkin_ck>;
  38. clock-indices = <1>, <2>, <3>;
  39. clock-output-names = "video_pll_clk1",
  40. "video_pll_clk2",
  41. "video_pll_clk3";
  42. };
  43. audio_fapll: audio_fapll {
  44. #clock-cells = <1>;
  45. compatible = "ti,dm816-fapll-clock";
  46. reg = <0x4a0 0x30>;
  47. clocks = <&main_fapll 7>, < &sys_clkin_ck>;
  48. clock-indices = <1>, <2>, <3>, <4>, <5>;
  49. clock-output-names = "audio_pll_clk1",
  50. "audio_pll_clk2",
  51. "audio_pll_clk3",
  52. "audio_pll_clk4",
  53. "audio_pll_clk5";
  54. };
  55. };
  56. &scrm_clocks {
  57. secure_32k_ck: secure_32k_ck {
  58. #clock-cells = <0>;
  59. compatible = "fixed-clock";
  60. clock-frequency = <32768>;
  61. };
  62. sys_32k_ck: sys_32k_ck {
  63. #clock-cells = <0>;
  64. compatible = "fixed-clock";
  65. clock-frequency = <32768>;
  66. };
  67. tclkin_ck: tclkin_ck {
  68. #clock-cells = <0>;
  69. compatible = "fixed-clock";
  70. clock-frequency = <32768>;
  71. };
  72. sys_clkin_ck: sys_clkin_ck {
  73. #clock-cells = <0>;
  74. compatible = "fixed-clock";
  75. clock-frequency = <27000000>;
  76. };
  77. };
  78. /* 0x48180000 */
  79. &prcm_clocks {
  80. clkout_pre_ck: clkout_pre_ck@100 {
  81. #clock-cells = <0>;
  82. compatible = "ti,mux-clock";
  83. clocks = <&main_fapll 5 &ddr_fapll 1 &video_fapll 1
  84. &audio_fapll 1>;
  85. reg = <0x100>;
  86. };
  87. clkout_div_ck: clkout_div_ck@100 {
  88. #clock-cells = <0>;
  89. compatible = "ti,divider-clock";
  90. clocks = <&clkout_pre_ck>;
  91. ti,bit-shift = <3>;
  92. ti,max-div = <8>;
  93. reg = <0x100>;
  94. };
  95. clkout_ck: clkout_ck@100 {
  96. #clock-cells = <0>;
  97. compatible = "ti,gate-clock";
  98. clocks = <&clkout_div_ck>;
  99. ti,bit-shift = <7>;
  100. reg = <0x100>;
  101. };
  102. /* CM_DPLL clocks p1795 */
  103. sysclk1_ck: sysclk1_ck@300 {
  104. #clock-cells = <0>;
  105. compatible = "ti,divider-clock";
  106. clocks = <&main_fapll 1>;
  107. ti,max-div = <7>;
  108. reg = <0x0300>;
  109. };
  110. sysclk2_ck: sysclk2_ck@304 {
  111. #clock-cells = <0>;
  112. compatible = "ti,divider-clock";
  113. clocks = <&main_fapll 2>;
  114. ti,max-div = <7>;
  115. reg = <0x0304>;
  116. };
  117. sysclk3_ck: sysclk3_ck@308 {
  118. #clock-cells = <0>;
  119. compatible = "ti,divider-clock";
  120. clocks = <&main_fapll 3>;
  121. ti,max-div = <7>;
  122. reg = <0x0308>;
  123. };
  124. sysclk4_ck: sysclk4_ck@30c {
  125. #clock-cells = <0>;
  126. compatible = "ti,divider-clock";
  127. clocks = <&main_fapll 4>;
  128. ti,max-div = <1>;
  129. reg = <0x030c>;
  130. };
  131. sysclk5_ck: sysclk5_ck@310 {
  132. #clock-cells = <0>;
  133. compatible = "ti,divider-clock";
  134. clocks = <&sysclk4_ck>;
  135. ti,max-div = <1>;
  136. reg = <0x0310>;
  137. };
  138. sysclk6_ck: sysclk6_ck@314 {
  139. #clock-cells = <0>;
  140. compatible = "ti,divider-clock";
  141. clocks = <&main_fapll 4>;
  142. ti,dividers = <2>, <4>;
  143. reg = <0x0314>;
  144. };
  145. sysclk10_ck: sysclk10_ck@324 {
  146. #clock-cells = <0>;
  147. compatible = "ti,divider-clock";
  148. clocks = <&ddr_fapll 2>;
  149. ti,max-div = <7>;
  150. reg = <0x0324>;
  151. };
  152. sysclk24_ck: sysclk24_ck@3b4 {
  153. #clock-cells = <0>;
  154. compatible = "ti,divider-clock";
  155. clocks = <&main_fapll 5>;
  156. ti,max-div = <7>;
  157. reg = <0x03b4>;
  158. };
  159. mpu_ck: mpu_ck@15dc {
  160. #clock-cells = <0>;
  161. compatible = "ti,gate-clock";
  162. clocks = <&sysclk2_ck>;
  163. ti,bit-shift = <1>;
  164. reg = <0x15dc>;
  165. };
  166. audio_pll_a_ck: audio_pll_a_ck@35c {
  167. #clock-cells = <0>;
  168. compatible = "ti,divider-clock";
  169. clocks = <&audio_fapll 1>;
  170. ti,max-div = <7>;
  171. reg = <0x035c>;
  172. };
  173. sysclk18_ck: sysclk18_ck@378 {
  174. #clock-cells = <0>;
  175. compatible = "ti,mux-clock";
  176. clocks = <&sys_32k_ck>, <&audio_pll_a_ck>;
  177. reg = <0x0378>;
  178. };
  179. timer1_fck: timer1_fck@390 {
  180. #clock-cells = <0>;
  181. compatible = "ti,mux-clock";
  182. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  183. reg = <0x0390>;
  184. };
  185. timer2_fck: timer2_fck@394 {
  186. #clock-cells = <0>;
  187. compatible = "ti,mux-clock";
  188. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  189. reg = <0x0394>;
  190. };
  191. timer3_fck: timer3_fck@398 {
  192. #clock-cells = <0>;
  193. compatible = "ti,mux-clock";
  194. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  195. reg = <0x0398>;
  196. };
  197. timer4_fck: timer4_fck@39c {
  198. #clock-cells = <0>;
  199. compatible = "ti,mux-clock";
  200. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  201. reg = <0x039c>;
  202. };
  203. timer5_fck: timer5_fck@3a0 {
  204. #clock-cells = <0>;
  205. compatible = "ti,mux-clock";
  206. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  207. reg = <0x03a0>;
  208. };
  209. timer6_fck: timer6_fck@3a4 {
  210. #clock-cells = <0>;
  211. compatible = "ti,mux-clock";
  212. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  213. reg = <0x03a4>;
  214. };
  215. timer7_fck: timer7_fck@3a8 {
  216. #clock-cells = <0>;
  217. compatible = "ti,mux-clock";
  218. clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>;
  219. reg = <0x03a8>;
  220. };
  221. };