emu10k1_main.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "/*(DEBLOBBED)*/"
  50. #define DOCK_FILENAME "/*(DEBLOBBED)*/"
  51. #define EMU1010B_FILENAME "/*(DEBLOBBED)*/"
  52. #define MICRO_DOCK_FILENAME "/*(DEBLOBBED)*/"
  53. #define EMU0404_FILENAME "/*(DEBLOBBED)*/"
  54. #define EMU1010_NOTEBOOK_FILENAME "/*(DEBLOBBED)*/"
  55. /*(DEBLOBBED)*/
  56. /*************************************************************************
  57. * EMU10K1 init / done
  58. *************************************************************************/
  59. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  60. {
  61. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  62. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  63. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  64. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  65. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  66. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  67. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  68. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  69. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  70. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  71. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  72. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  73. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  74. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  75. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  76. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  77. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  78. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  79. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  80. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  81. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  82. /*** these are last so OFF prevents writing ***/
  83. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  84. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  85. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  86. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  87. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  88. /* Audigy extra stuffs */
  89. if (emu->audigy) {
  90. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  91. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  92. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  93. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  94. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  95. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  96. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  97. }
  98. }
  99. static unsigned int spi_dac_init[] = {
  100. 0x00ff,
  101. 0x02ff,
  102. 0x0400,
  103. 0x0520,
  104. 0x0600,
  105. 0x08ff,
  106. 0x0aff,
  107. 0x0cff,
  108. 0x0eff,
  109. 0x10ff,
  110. 0x1200,
  111. 0x1400,
  112. 0x1480,
  113. 0x1800,
  114. 0x1aff,
  115. 0x1cff,
  116. 0x1e00,
  117. 0x0530,
  118. 0x0602,
  119. 0x0622,
  120. 0x1400,
  121. };
  122. static unsigned int i2c_adc_init[][2] = {
  123. { 0x17, 0x00 }, /* Reset */
  124. { 0x07, 0x00 }, /* Timeout */
  125. { 0x0b, 0x22 }, /* Interface control */
  126. { 0x0c, 0x22 }, /* Master mode control */
  127. { 0x0d, 0x08 }, /* Powerdown control */
  128. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  129. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  130. { 0x10, 0x7b }, /* ALC Control 1 */
  131. { 0x11, 0x00 }, /* ALC Control 2 */
  132. { 0x12, 0x32 }, /* ALC Control 3 */
  133. { 0x13, 0x00 }, /* Noise gate control */
  134. { 0x14, 0xa6 }, /* Limiter control */
  135. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  136. };
  137. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  138. {
  139. unsigned int silent_page;
  140. int ch;
  141. u32 tmp;
  142. /* disable audio and lock cache */
  143. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  144. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  145. /* reset recording buffers */
  146. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  147. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  148. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  149. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  150. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  151. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  152. /* disable channel interrupt */
  153. outl(0, emu->port + INTE);
  154. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  155. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  156. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  157. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  158. if (emu->audigy) {
  159. /* set SPDIF bypass mode */
  160. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  161. /* enable rear left + rear right AC97 slots */
  162. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  163. AC97SLOT_REAR_LEFT);
  164. }
  165. /* init envelope engine */
  166. for (ch = 0; ch < NUM_G; ch++)
  167. snd_emu10k1_voice_init(emu, ch);
  168. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  169. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  170. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  171. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  172. /* Hacks for Alice3 to work independent of haP16V driver */
  173. /* Setup SRCMulti_I2S SamplingRate */
  174. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  175. tmp &= 0xfffff1ff;
  176. tmp |= (0x2<<9);
  177. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  178. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  179. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  180. /* Setup SRCMulti Input Audio Enable */
  181. /* Use 0xFFFFFFFF to enable P16V sounds. */
  182. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  183. /* Enabled Phased (8-channel) P16V playback */
  184. outl(0x0201, emu->port + HCFG2);
  185. /* Set playback routing. */
  186. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  187. }
  188. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  189. /* Hacks for Alice3 to work independent of haP16V driver */
  190. dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
  191. /* Setup SRCMulti_I2S SamplingRate */
  192. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  193. tmp &= 0xfffff1ff;
  194. tmp |= (0x2<<9);
  195. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  196. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  197. outl(0x600000, emu->port + 0x20);
  198. outl(0x14, emu->port + 0x24);
  199. /* Setup SRCMulti Input Audio Enable */
  200. outl(0x7b0000, emu->port + 0x20);
  201. outl(0xFF000000, emu->port + 0x24);
  202. /* Setup SPDIF Out Audio Enable */
  203. /* The Audigy 2 Value has a separate SPDIF out,
  204. * so no need for a mixer switch
  205. */
  206. outl(0x7a0000, emu->port + 0x20);
  207. outl(0xFF000000, emu->port + 0x24);
  208. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  209. outl(tmp, emu->port + A_IOCFG);
  210. }
  211. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  212. int size, n;
  213. size = ARRAY_SIZE(spi_dac_init);
  214. for (n = 0; n < size; n++)
  215. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  216. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  217. /* Enable GPIOs
  218. * GPIO0: Unknown
  219. * GPIO1: Speakers-enabled.
  220. * GPIO2: Unknown
  221. * GPIO3: Unknown
  222. * GPIO4: IEC958 Output on.
  223. * GPIO5: Unknown
  224. * GPIO6: Unknown
  225. * GPIO7: Unknown
  226. */
  227. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  228. }
  229. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  230. int size, n;
  231. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  232. tmp = inl(emu->port + A_IOCFG);
  233. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  234. tmp = inl(emu->port + A_IOCFG);
  235. size = ARRAY_SIZE(i2c_adc_init);
  236. for (n = 0; n < size; n++)
  237. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  238. for (n = 0; n < 4; n++) {
  239. emu->i2c_capture_volume[n][0] = 0xcf;
  240. emu->i2c_capture_volume[n][1] = 0xcf;
  241. }
  242. }
  243. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  244. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  245. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  246. silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
  247. for (ch = 0; ch < NUM_G; ch++) {
  248. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  249. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  250. }
  251. if (emu->card_capabilities->emu_model) {
  252. outl(HCFG_AUTOMUTE_ASYNC |
  253. HCFG_EMU32_SLAVE |
  254. HCFG_AUDIOENABLE, emu->port + HCFG);
  255. /*
  256. * Hokay, setup HCFG
  257. * Mute Disable Audio = 0
  258. * Lock Tank Memory = 1
  259. * Lock Sound Memory = 0
  260. * Auto Mute = 1
  261. */
  262. } else if (emu->audigy) {
  263. if (emu->revision == 4) /* audigy2 */
  264. outl(HCFG_AUDIOENABLE |
  265. HCFG_AC3ENABLE_CDSPDIF |
  266. HCFG_AC3ENABLE_GPSPDIF |
  267. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  268. else
  269. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  270. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  271. * e.g. card_capabilities->joystick */
  272. } else if (emu->model == 0x20 ||
  273. emu->model == 0xc400 ||
  274. (emu->model == 0x21 && emu->revision < 6))
  275. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  276. else
  277. /* With on-chip joystick */
  278. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  279. if (enable_ir) { /* enable IR for SB Live */
  280. if (emu->card_capabilities->emu_model) {
  281. ; /* Disable all access to A_IOCFG for the emu1010 */
  282. } else if (emu->card_capabilities->i2c_adc) {
  283. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  284. } else if (emu->audigy) {
  285. unsigned int reg = inl(emu->port + A_IOCFG);
  286. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  287. udelay(500);
  288. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  289. udelay(100);
  290. outl(reg, emu->port + A_IOCFG);
  291. } else {
  292. unsigned int reg = inl(emu->port + HCFG);
  293. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  294. udelay(500);
  295. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  296. udelay(100);
  297. outl(reg, emu->port + HCFG);
  298. }
  299. }
  300. if (emu->card_capabilities->emu_model) {
  301. ; /* Disable all access to A_IOCFG for the emu1010 */
  302. } else if (emu->card_capabilities->i2c_adc) {
  303. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  304. } else if (emu->audigy) { /* enable analog output */
  305. unsigned int reg = inl(emu->port + A_IOCFG);
  306. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  307. }
  308. if (emu->address_mode == 0) {
  309. /* use 16M in 4G */
  310. outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
  311. }
  312. return 0;
  313. }
  314. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  315. {
  316. /*
  317. * Enable the audio bit
  318. */
  319. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  320. /* Enable analog/digital outs on audigy */
  321. if (emu->card_capabilities->emu_model) {
  322. ; /* Disable all access to A_IOCFG for the emu1010 */
  323. } else if (emu->card_capabilities->i2c_adc) {
  324. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  325. } else if (emu->audigy) {
  326. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  327. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  328. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  329. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  330. * So, sequence is important. */
  331. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  332. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  333. /* Unmute Analog now. */
  334. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  335. } else {
  336. /* Disable routing from AC97 line out to Front speakers */
  337. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  338. }
  339. }
  340. #if 0
  341. {
  342. unsigned int tmp;
  343. /* FIXME: the following routine disables LiveDrive-II !! */
  344. /* TOSLink detection */
  345. emu->tos_link = 0;
  346. tmp = inl(emu->port + HCFG);
  347. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  348. outl(tmp|0x800, emu->port + HCFG);
  349. udelay(50);
  350. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  351. emu->tos_link = 1;
  352. outl(tmp, emu->port + HCFG);
  353. }
  354. }
  355. }
  356. #endif
  357. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  358. }
  359. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  360. {
  361. int ch;
  362. outl(0, emu->port + INTE);
  363. /*
  364. * Shutdown the chip
  365. */
  366. for (ch = 0; ch < NUM_G; ch++)
  367. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  368. for (ch = 0; ch < NUM_G; ch++) {
  369. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  370. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  371. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  372. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  373. }
  374. /* reset recording buffers */
  375. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  376. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  377. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  378. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  379. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  380. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  381. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  382. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  383. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  384. if (emu->audigy)
  385. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  386. else
  387. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  388. /* disable channel interrupt */
  389. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  390. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  391. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  392. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  393. /* disable audio and lock cache */
  394. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  395. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  396. return 0;
  397. }
  398. /*************************************************************************
  399. * ECARD functional implementation
  400. *************************************************************************/
  401. /* In A1 Silicon, these bits are in the HC register */
  402. #define HOOKN_BIT (1L << 12)
  403. #define HANDN_BIT (1L << 11)
  404. #define PULSEN_BIT (1L << 10)
  405. #define EC_GDI1 (1 << 13)
  406. #define EC_GDI0 (1 << 14)
  407. #define EC_NUM_CONTROL_BITS 20
  408. #define EC_AC3_DATA_SELN 0x0001L
  409. #define EC_EE_DATA_SEL 0x0002L
  410. #define EC_EE_CNTRL_SELN 0x0004L
  411. #define EC_EECLK 0x0008L
  412. #define EC_EECS 0x0010L
  413. #define EC_EESDO 0x0020L
  414. #define EC_TRIM_CSN 0x0040L
  415. #define EC_TRIM_SCLK 0x0080L
  416. #define EC_TRIM_SDATA 0x0100L
  417. #define EC_TRIM_MUTEN 0x0200L
  418. #define EC_ADCCAL 0x0400L
  419. #define EC_ADCRSTN 0x0800L
  420. #define EC_DACCAL 0x1000L
  421. #define EC_DACMUTEN 0x2000L
  422. #define EC_LEDN 0x4000L
  423. #define EC_SPDIF0_SEL_SHIFT 15
  424. #define EC_SPDIF1_SEL_SHIFT 17
  425. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  426. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  427. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  428. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  429. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  430. * be incremented any time the EEPROM's
  431. * format is changed. */
  432. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  433. /* Addresses for special values stored in to EEPROM */
  434. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  435. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  436. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  437. #define EC_LAST_PROMFILE_ADDR 0x2f
  438. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  439. * can be up to 30 characters in length
  440. * and is stored as a NULL-terminated
  441. * ASCII string. Any unused bytes must be
  442. * filled with zeros */
  443. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  444. /* Most of this stuff is pretty self-evident. According to the hardware
  445. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  446. * offset problem. Weird.
  447. */
  448. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  449. EC_TRIM_CSN)
  450. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  451. #define EC_DEFAULT_SPDIF0_SEL 0x0
  452. #define EC_DEFAULT_SPDIF1_SEL 0x4
  453. /**************************************************************************
  454. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  455. * control latch will is loaded bit-serially by toggling the Modem control
  456. * lines from function 2 on the E8010. This function hides these details
  457. * and presents the illusion that we are actually writing to a distinct
  458. * register.
  459. */
  460. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  461. {
  462. unsigned short count;
  463. unsigned int data;
  464. unsigned long hc_port;
  465. unsigned int hc_value;
  466. hc_port = emu->port + HCFG;
  467. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  468. outl(hc_value, hc_port);
  469. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  470. /* Set up the value */
  471. data = ((value & 0x1) ? PULSEN_BIT : 0);
  472. value >>= 1;
  473. outl(hc_value | data, hc_port);
  474. /* Clock the shift register */
  475. outl(hc_value | data | HANDN_BIT, hc_port);
  476. outl(hc_value | data, hc_port);
  477. }
  478. /* Latch the bits */
  479. outl(hc_value | HOOKN_BIT, hc_port);
  480. outl(hc_value, hc_port);
  481. }
  482. /**************************************************************************
  483. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  484. * trim value consists of a 16bit value which is composed of two
  485. * 8 bit gain/trim values, one for the left channel and one for the
  486. * right channel. The following table maps from the Gain/Attenuation
  487. * value in decibels into the corresponding bit pattern for a single
  488. * channel.
  489. */
  490. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  491. unsigned short gain)
  492. {
  493. unsigned int bit;
  494. /* Enable writing to the TRIM registers */
  495. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  496. /* Do it again to insure that we meet hold time requirements */
  497. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  498. for (bit = (1 << 15); bit; bit >>= 1) {
  499. unsigned int value;
  500. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  501. if (gain & bit)
  502. value |= EC_TRIM_SDATA;
  503. /* Clock the bit */
  504. snd_emu10k1_ecard_write(emu, value);
  505. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  506. snd_emu10k1_ecard_write(emu, value);
  507. }
  508. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  509. }
  510. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  511. {
  512. unsigned int hc_value;
  513. /* Set up the initial settings */
  514. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  515. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  516. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  517. /* Step 0: Set the codec type in the hardware control register
  518. * and enable audio output */
  519. hc_value = inl(emu->port + HCFG);
  520. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  521. inl(emu->port + HCFG);
  522. /* Step 1: Turn off the led and deassert TRIM_CS */
  523. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  524. /* Step 2: Calibrate the ADC and DAC */
  525. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  526. /* Step 3: Wait for awhile; XXX We can't get away with this
  527. * under a real operating system; we'll need to block and wait that
  528. * way. */
  529. snd_emu10k1_wait(emu, 48000);
  530. /* Step 4: Switch off the DAC and ADC calibration. Note
  531. * That ADC_CAL is actually an inverted signal, so we assert
  532. * it here to stop calibration. */
  533. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  534. /* Step 4: Switch into run mode */
  535. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  536. /* Step 5: Set the analog input gain */
  537. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  538. return 0;
  539. }
  540. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  541. {
  542. unsigned long special_port;
  543. unsigned int value;
  544. /* Special initialisation routine
  545. * before the rest of the IO-Ports become active.
  546. */
  547. special_port = emu->port + 0x38;
  548. value = inl(special_port);
  549. outl(0x00d00000, special_port);
  550. value = inl(special_port);
  551. outl(0x00d00001, special_port);
  552. value = inl(special_port);
  553. outl(0x00d0005f, special_port);
  554. value = inl(special_port);
  555. outl(0x00d0007f, special_port);
  556. value = inl(special_port);
  557. outl(0x0090007f, special_port);
  558. value = inl(special_port);
  559. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  560. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  561. msleep(200);
  562. return 0;
  563. }
  564. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu,
  565. const struct firmware *fw_entry)
  566. {
  567. int n, i;
  568. int reg;
  569. int value;
  570. unsigned int write_post;
  571. unsigned long flags;
  572. if (!fw_entry)
  573. return -EIO;
  574. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  575. /* GPIO7 -> FPGA PGMN
  576. * GPIO6 -> FPGA CCLK
  577. * GPIO5 -> FPGA DIN
  578. * FPGA CONFIG OFF -> FPGA PGMN
  579. */
  580. spin_lock_irqsave(&emu->emu_lock, flags);
  581. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  582. write_post = inl(emu->port + A_IOCFG);
  583. udelay(100);
  584. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  585. write_post = inl(emu->port + A_IOCFG);
  586. udelay(100); /* Allow FPGA memory to clean */
  587. for (n = 0; n < fw_entry->size; n++) {
  588. value = fw_entry->data[n];
  589. for (i = 0; i < 8; i++) {
  590. reg = 0x80;
  591. if (value & 0x1)
  592. reg = reg | 0x20;
  593. value = value >> 1;
  594. outl(reg, emu->port + A_IOCFG);
  595. write_post = inl(emu->port + A_IOCFG);
  596. outl(reg | 0x40, emu->port + A_IOCFG);
  597. write_post = inl(emu->port + A_IOCFG);
  598. }
  599. }
  600. /* After programming, set GPIO bit 4 high again. */
  601. outl(0x10, emu->port + A_IOCFG);
  602. write_post = inl(emu->port + A_IOCFG);
  603. spin_unlock_irqrestore(&emu->emu_lock, flags);
  604. return 0;
  605. }
  606. static int emu1010_firmware_thread(void *data)
  607. {
  608. struct snd_emu10k1 *emu = data;
  609. u32 tmp, tmp2, reg;
  610. u32 last_reg = 0;
  611. int err;
  612. for (;;) {
  613. /* Delay to allow Audio Dock to settle */
  614. msleep_interruptible(1000);
  615. if (kthread_should_stop())
  616. break;
  617. #ifdef CONFIG_PM_SLEEP
  618. if (emu->suspend)
  619. continue;
  620. #endif
  621. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  622. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  623. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  624. /* Audio Dock attached */
  625. /* Return to Audio Dock programming mode */
  626. dev_info(emu->card->dev,
  627. "emu1010: Loading Audio Dock Firmware\n");
  628. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  629. if (!emu->dock_fw) {
  630. const char *filename = NULL;
  631. switch (emu->card_capabilities->emu_model) {
  632. case EMU_MODEL_EMU1010:
  633. filename = DOCK_FILENAME;
  634. break;
  635. case EMU_MODEL_EMU1010B:
  636. filename = MICRO_DOCK_FILENAME;
  637. break;
  638. case EMU_MODEL_EMU1616:
  639. filename = MICRO_DOCK_FILENAME;
  640. break;
  641. }
  642. if (filename) {
  643. err = reject_firmware(&emu->dock_fw,
  644. filename,
  645. &emu->pci->dev);
  646. if (err)
  647. continue;
  648. }
  649. }
  650. if (emu->dock_fw) {
  651. err = snd_emu1010_load_firmware(emu, emu->dock_fw);
  652. if (err)
  653. continue;
  654. }
  655. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  656. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg);
  657. dev_info(emu->card->dev,
  658. "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n",
  659. reg);
  660. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  661. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  662. dev_info(emu->card->dev,
  663. "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", reg);
  664. if ((reg & 0x1f) != 0x15) {
  665. /* FPGA failed to be programmed */
  666. dev_info(emu->card->dev,
  667. "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
  668. reg);
  669. continue;
  670. }
  671. dev_info(emu->card->dev,
  672. "emu1010: Audio Dock Firmware loaded\n");
  673. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  674. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  675. dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n",
  676. tmp, tmp2);
  677. /* Sync clocking between 1010 and Dock */
  678. /* Allow DLL to settle */
  679. msleep(10);
  680. /* Unmute all. Default is muted after a firmware load */
  681. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  682. } else if (!reg && last_reg) {
  683. /* Audio Dock removed */
  684. dev_info(emu->card->dev,
  685. "emu1010: Audio Dock detached\n");
  686. /* Unmute all */
  687. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  688. }
  689. last_reg = reg;
  690. }
  691. dev_info(emu->card->dev, "emu1010: firmware thread stopping\n");
  692. return 0;
  693. }
  694. /*
  695. * EMU-1010 - details found out from this driver, official MS Win drivers,
  696. * testing the card:
  697. *
  698. * Audigy2 (aka Alice2):
  699. * ---------------------
  700. * * communication over PCI
  701. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  702. * to 2 x 16-bit, using internal DSP instructions
  703. * * slave mode, clock supplied by HANA
  704. * * linked to HANA using:
  705. * 32 x 32-bit serial EMU32 output channels
  706. * 16 x EMU32 input channels
  707. * (?) x I2S I/O channels (?)
  708. *
  709. * FPGA (aka HANA):
  710. * ---------------
  711. * * provides all (?) physical inputs and outputs of the card
  712. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  713. * * provides clock signal for the card and Alice2
  714. * * two crystals - for 44.1kHz and 48kHz multiples
  715. * * provides internal routing of signal sources to signal destinations
  716. * * inputs/outputs to Alice2 - see above
  717. *
  718. * Current status of the driver:
  719. * ----------------------------
  720. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  721. * * PCM device nb. 2:
  722. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  723. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  724. */
  725. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  726. {
  727. unsigned int i;
  728. u32 tmp, tmp2, reg;
  729. int err;
  730. dev_info(emu->card->dev, "emu1010: Special config.\n");
  731. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  732. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  733. * Mute all codecs.
  734. */
  735. outl(0x0005a00c, emu->port + HCFG);
  736. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  737. * Lock Tank Memory Cache,
  738. * Mute all codecs.
  739. */
  740. outl(0x0005a004, emu->port + HCFG);
  741. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  742. * Mute all codecs.
  743. */
  744. outl(0x0005a000, emu->port + HCFG);
  745. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  746. * Mute all codecs.
  747. */
  748. outl(0x0005a000, emu->port + HCFG);
  749. /* Disable 48Volt power to Audio Dock */
  750. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  751. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  752. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  753. dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
  754. if ((reg & 0x3f) == 0x15) {
  755. /* FPGA netlist already present so clear it */
  756. /* Return to programming mode */
  757. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  758. }
  759. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  760. dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
  761. if ((reg & 0x3f) == 0x15) {
  762. /* FPGA failed to return to programming mode */
  763. dev_info(emu->card->dev,
  764. "emu1010: FPGA failed to return to programming mode\n");
  765. return -ENODEV;
  766. }
  767. dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  768. if (!emu->firmware) {
  769. const char *filename;
  770. switch (emu->card_capabilities->emu_model) {
  771. case EMU_MODEL_EMU1010:
  772. filename = HANA_FILENAME;
  773. break;
  774. case EMU_MODEL_EMU1010B:
  775. filename = EMU1010B_FILENAME;
  776. break;
  777. case EMU_MODEL_EMU1616:
  778. filename = EMU1010_NOTEBOOK_FILENAME;
  779. break;
  780. case EMU_MODEL_EMU0404:
  781. filename = EMU0404_FILENAME;
  782. break;
  783. default:
  784. return -ENODEV;
  785. }
  786. err = reject_firmware(&emu->firmware, filename, &emu->pci->dev);
  787. if (err != 0) {
  788. dev_info(emu->card->dev,
  789. "emu1010: firmware: %s not found. Err = %d\n",
  790. filename, err);
  791. return err;
  792. }
  793. dev_info(emu->card->dev,
  794. "emu1010: firmware file = %s, size = 0x%zx\n",
  795. filename, emu->firmware->size);
  796. }
  797. err = snd_emu1010_load_firmware(emu, emu->firmware);
  798. if (err != 0) {
  799. dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
  800. return err;
  801. }
  802. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  803. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  804. if ((reg & 0x3f) != 0x15) {
  805. /* FPGA failed to be programmed */
  806. dev_info(emu->card->dev,
  807. "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
  808. reg);
  809. return -ENODEV;
  810. }
  811. dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
  812. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  813. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  814. dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  815. /* Enable 48Volt power to Audio Dock */
  816. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  817. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  818. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  819. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  820. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  821. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  822. /* Optical -> ADAT I/O */
  823. /* 0 : SPDIF
  824. * 1 : ADAT
  825. */
  826. emu->emu1010.optical_in = 1; /* IN_ADAT */
  827. emu->emu1010.optical_out = 1; /* IN_ADAT */
  828. tmp = 0;
  829. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  830. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  831. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  832. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  833. /* Set no attenuation on Audio Dock pads. */
  834. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  835. emu->emu1010.adc_pads = 0x00;
  836. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  837. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  838. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  839. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  840. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  841. /* DAC PADs. */
  842. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  843. emu->emu1010.dac_pads = 0x0f;
  844. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  845. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  846. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  847. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  848. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  849. /* MIDI routing */
  850. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  851. /* Unknown. */
  852. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  853. /* IRQ Enable: All on */
  854. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  855. /* IRQ Enable: All off */
  856. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  857. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  858. dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
  859. /* Default WCLK set to 48kHz. */
  860. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  861. /* Word Clock source, Internal 48kHz x1 */
  862. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  863. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  864. /* Audio Dock LEDs. */
  865. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  866. #if 0
  867. /* For 96kHz */
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  876. #endif
  877. #if 0
  878. /* For 192kHz */
  879. snd_emu1010_fpga_link_dst_src_write(emu,
  880. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  881. snd_emu1010_fpga_link_dst_src_write(emu,
  882. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  883. snd_emu1010_fpga_link_dst_src_write(emu,
  884. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  885. snd_emu1010_fpga_link_dst_src_write(emu,
  886. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  887. snd_emu1010_fpga_link_dst_src_write(emu,
  888. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  889. snd_emu1010_fpga_link_dst_src_write(emu,
  890. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  891. snd_emu1010_fpga_link_dst_src_write(emu,
  892. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  893. snd_emu1010_fpga_link_dst_src_write(emu,
  894. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  895. #endif
  896. #if 1
  897. /* For 48kHz */
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  900. snd_emu1010_fpga_link_dst_src_write(emu,
  901. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  902. snd_emu1010_fpga_link_dst_src_write(emu,
  903. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  904. snd_emu1010_fpga_link_dst_src_write(emu,
  905. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  906. snd_emu1010_fpga_link_dst_src_write(emu,
  907. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  908. snd_emu1010_fpga_link_dst_src_write(emu,
  909. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  910. snd_emu1010_fpga_link_dst_src_write(emu,
  911. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  912. snd_emu1010_fpga_link_dst_src_write(emu,
  913. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  914. /* Pavel Hofman - setting defaults for 8 more capture channels
  915. * Defaults only, users will set their own values anyways, let's
  916. * just copy/paste.
  917. */
  918. snd_emu1010_fpga_link_dst_src_write(emu,
  919. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  920. snd_emu1010_fpga_link_dst_src_write(emu,
  921. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  922. snd_emu1010_fpga_link_dst_src_write(emu,
  923. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  924. snd_emu1010_fpga_link_dst_src_write(emu,
  925. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  926. snd_emu1010_fpga_link_dst_src_write(emu,
  927. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  928. snd_emu1010_fpga_link_dst_src_write(emu,
  929. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  932. snd_emu1010_fpga_link_dst_src_write(emu,
  933. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  934. #endif
  935. #if 0
  936. /* Original */
  937. snd_emu1010_fpga_link_dst_src_write(emu,
  938. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  939. snd_emu1010_fpga_link_dst_src_write(emu,
  940. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  941. snd_emu1010_fpga_link_dst_src_write(emu,
  942. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  943. snd_emu1010_fpga_link_dst_src_write(emu,
  944. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  945. snd_emu1010_fpga_link_dst_src_write(emu,
  946. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  947. snd_emu1010_fpga_link_dst_src_write(emu,
  948. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  949. snd_emu1010_fpga_link_dst_src_write(emu,
  950. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  951. snd_emu1010_fpga_link_dst_src_write(emu,
  952. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  953. snd_emu1010_fpga_link_dst_src_write(emu,
  954. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  955. snd_emu1010_fpga_link_dst_src_write(emu,
  956. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  957. snd_emu1010_fpga_link_dst_src_write(emu,
  958. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  959. snd_emu1010_fpga_link_dst_src_write(emu,
  960. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  961. #endif
  962. for (i = 0; i < 0x20; i++) {
  963. /* AudioDock Elink <- Silence */
  964. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  965. }
  966. for (i = 0; i < 4; i++) {
  967. /* Hana SPDIF Out <- Silence */
  968. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  969. }
  970. for (i = 0; i < 7; i++) {
  971. /* Hamoa DAC <- Silence */
  972. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  973. }
  974. for (i = 0; i < 7; i++) {
  975. /* Hana ADAT Out <- Silence */
  976. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  977. }
  978. snd_emu1010_fpga_link_dst_src_write(emu,
  979. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  980. snd_emu1010_fpga_link_dst_src_write(emu,
  981. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  982. snd_emu1010_fpga_link_dst_src_write(emu,
  983. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  984. snd_emu1010_fpga_link_dst_src_write(emu,
  985. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  986. snd_emu1010_fpga_link_dst_src_write(emu,
  987. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  988. snd_emu1010_fpga_link_dst_src_write(emu,
  989. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  990. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  991. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  992. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  993. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  994. * Mute all codecs.
  995. */
  996. outl(0x0000a000, emu->port + HCFG);
  997. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  998. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  999. * Un-Mute all codecs.
  1000. */
  1001. outl(0x0000a001, emu->port + HCFG);
  1002. /* Initial boot complete. Now patches */
  1003. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  1004. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  1005. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  1006. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  1007. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  1008. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  1009. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  1010. /* Start Micro/Audio Dock firmware loader thread */
  1011. if (!emu->emu1010.firmware_thread) {
  1012. emu->emu1010.firmware_thread =
  1013. kthread_create(emu1010_firmware_thread, emu,
  1014. "emu1010_firmware");
  1015. if (IS_ERR(emu->emu1010.firmware_thread)) {
  1016. err = PTR_ERR(emu->emu1010.firmware_thread);
  1017. emu->emu1010.firmware_thread = NULL;
  1018. dev_info(emu->card->dev,
  1019. "emu1010: Creating thread failed\n");
  1020. return err;
  1021. }
  1022. wake_up_process(emu->emu1010.firmware_thread);
  1023. }
  1024. #if 0
  1025. snd_emu1010_fpga_link_dst_src_write(emu,
  1026. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  1027. snd_emu1010_fpga_link_dst_src_write(emu,
  1028. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  1029. snd_emu1010_fpga_link_dst_src_write(emu,
  1030. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  1031. snd_emu1010_fpga_link_dst_src_write(emu,
  1032. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  1033. #endif
  1034. /* Default outputs */
  1035. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1036. /* 1616(M) cardbus default outputs */
  1037. /* ALICE2 bus 0xa0 */
  1038. snd_emu1010_fpga_link_dst_src_write(emu,
  1039. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1040. emu->emu1010.output_source[0] = 17;
  1041. snd_emu1010_fpga_link_dst_src_write(emu,
  1042. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1043. emu->emu1010.output_source[1] = 18;
  1044. snd_emu1010_fpga_link_dst_src_write(emu,
  1045. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1046. emu->emu1010.output_source[2] = 19;
  1047. snd_emu1010_fpga_link_dst_src_write(emu,
  1048. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1049. emu->emu1010.output_source[3] = 20;
  1050. snd_emu1010_fpga_link_dst_src_write(emu,
  1051. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1052. emu->emu1010.output_source[4] = 21;
  1053. snd_emu1010_fpga_link_dst_src_write(emu,
  1054. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1055. emu->emu1010.output_source[5] = 22;
  1056. /* ALICE2 bus 0xa0 */
  1057. snd_emu1010_fpga_link_dst_src_write(emu,
  1058. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1059. emu->emu1010.output_source[16] = 17;
  1060. snd_emu1010_fpga_link_dst_src_write(emu,
  1061. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1062. emu->emu1010.output_source[17] = 18;
  1063. } else {
  1064. /* ALICE2 bus 0xa0 */
  1065. snd_emu1010_fpga_link_dst_src_write(emu,
  1066. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1067. emu->emu1010.output_source[0] = 21;
  1068. snd_emu1010_fpga_link_dst_src_write(emu,
  1069. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1070. emu->emu1010.output_source[1] = 22;
  1071. snd_emu1010_fpga_link_dst_src_write(emu,
  1072. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1073. emu->emu1010.output_source[2] = 23;
  1074. snd_emu1010_fpga_link_dst_src_write(emu,
  1075. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1076. emu->emu1010.output_source[3] = 24;
  1077. snd_emu1010_fpga_link_dst_src_write(emu,
  1078. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1079. emu->emu1010.output_source[4] = 25;
  1080. snd_emu1010_fpga_link_dst_src_write(emu,
  1081. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1082. emu->emu1010.output_source[5] = 26;
  1083. snd_emu1010_fpga_link_dst_src_write(emu,
  1084. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1085. emu->emu1010.output_source[6] = 27;
  1086. snd_emu1010_fpga_link_dst_src_write(emu,
  1087. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1088. emu->emu1010.output_source[7] = 28;
  1089. /* ALICE2 bus 0xa0 */
  1090. snd_emu1010_fpga_link_dst_src_write(emu,
  1091. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1092. emu->emu1010.output_source[8] = 21;
  1093. snd_emu1010_fpga_link_dst_src_write(emu,
  1094. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1095. emu->emu1010.output_source[9] = 22;
  1096. /* ALICE2 bus 0xa0 */
  1097. snd_emu1010_fpga_link_dst_src_write(emu,
  1098. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1099. emu->emu1010.output_source[10] = 21;
  1100. snd_emu1010_fpga_link_dst_src_write(emu,
  1101. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1102. emu->emu1010.output_source[11] = 22;
  1103. /* ALICE2 bus 0xa0 */
  1104. snd_emu1010_fpga_link_dst_src_write(emu,
  1105. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1106. emu->emu1010.output_source[12] = 21;
  1107. snd_emu1010_fpga_link_dst_src_write(emu,
  1108. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1109. emu->emu1010.output_source[13] = 22;
  1110. /* ALICE2 bus 0xa0 */
  1111. snd_emu1010_fpga_link_dst_src_write(emu,
  1112. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1113. emu->emu1010.output_source[14] = 21;
  1114. snd_emu1010_fpga_link_dst_src_write(emu,
  1115. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1116. emu->emu1010.output_source[15] = 22;
  1117. /* ALICE2 bus 0xa0 */
  1118. snd_emu1010_fpga_link_dst_src_write(emu,
  1119. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1120. emu->emu1010.output_source[16] = 21;
  1121. snd_emu1010_fpga_link_dst_src_write(emu,
  1122. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1123. emu->emu1010.output_source[17] = 22;
  1124. snd_emu1010_fpga_link_dst_src_write(emu,
  1125. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1126. emu->emu1010.output_source[18] = 23;
  1127. snd_emu1010_fpga_link_dst_src_write(emu,
  1128. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1129. emu->emu1010.output_source[19] = 24;
  1130. snd_emu1010_fpga_link_dst_src_write(emu,
  1131. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1132. emu->emu1010.output_source[20] = 25;
  1133. snd_emu1010_fpga_link_dst_src_write(emu,
  1134. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1135. emu->emu1010.output_source[21] = 26;
  1136. snd_emu1010_fpga_link_dst_src_write(emu,
  1137. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1138. emu->emu1010.output_source[22] = 27;
  1139. snd_emu1010_fpga_link_dst_src_write(emu,
  1140. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1141. emu->emu1010.output_source[23] = 28;
  1142. }
  1143. /* TEMP: Select SPDIF in/out */
  1144. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1145. /* TEMP: Select 48kHz SPDIF out */
  1146. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1147. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1148. /* Word Clock source, Internal 48kHz x1 */
  1149. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1150. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1151. emu->emu1010.internal_clock = 1; /* 48000 */
  1152. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1153. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1154. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1155. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1156. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1157. return 0;
  1158. }
  1159. /*
  1160. * Create the EMU10K1 instance
  1161. */
  1162. #ifdef CONFIG_PM_SLEEP
  1163. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1164. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1165. #endif
  1166. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1167. {
  1168. if (emu->port) { /* avoid access to already used hardware */
  1169. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1170. snd_emu10k1_done(emu);
  1171. snd_emu10k1_free_efx(emu);
  1172. }
  1173. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1174. /* Disable 48Volt power to Audio Dock */
  1175. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1176. }
  1177. if (emu->emu1010.firmware_thread)
  1178. kthread_stop(emu->emu1010.firmware_thread);
  1179. release_firmware(emu->firmware);
  1180. release_firmware(emu->dock_fw);
  1181. if (emu->irq >= 0)
  1182. free_irq(emu->irq, emu);
  1183. /* remove reserved page */
  1184. if (emu->reserved_page) {
  1185. snd_emu10k1_synth_free(emu,
  1186. (struct snd_util_memblk *)emu->reserved_page);
  1187. emu->reserved_page = NULL;
  1188. }
  1189. snd_util_memhdr_free(emu->memhdr);
  1190. if (emu->silent_page.area)
  1191. snd_dma_free_pages(&emu->silent_page);
  1192. if (emu->ptb_pages.area)
  1193. snd_dma_free_pages(&emu->ptb_pages);
  1194. vfree(emu->page_ptr_table);
  1195. vfree(emu->page_addr_table);
  1196. #ifdef CONFIG_PM_SLEEP
  1197. free_pm_buffer(emu);
  1198. #endif
  1199. if (emu->port)
  1200. pci_release_regions(emu->pci);
  1201. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1202. snd_p16v_free(emu);
  1203. pci_disable_device(emu->pci);
  1204. kfree(emu);
  1205. return 0;
  1206. }
  1207. static int snd_emu10k1_dev_free(struct snd_device *device)
  1208. {
  1209. struct snd_emu10k1 *emu = device->device_data;
  1210. return snd_emu10k1_free(emu);
  1211. }
  1212. static struct snd_emu_chip_details emu_chip_details[] = {
  1213. /* Audigy 5/Rx SB1550 */
  1214. /* Tested by michael@gernoth.net 28 Mar 2015 */
  1215. /* DSP: CA10300-IAT LF
  1216. * DAC: Cirrus Logic CS4382-KQZ
  1217. * ADC: Philips 1361T
  1218. * AC97: Sigmatel STAC9750
  1219. * CA0151: None
  1220. */
  1221. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10241102,
  1222. .driver = "Audigy2", .name = "SB Audigy 5/Rx [SB1550]",
  1223. .id = "Audigy2",
  1224. .emu10k2_chip = 1,
  1225. .ca0108_chip = 1,
  1226. .spk71 = 1,
  1227. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1228. .ac97_chip = 1},
  1229. /* Audigy4 (Not PRO) SB0610 */
  1230. /* Tested by James@superbug.co.uk 4th April 2006 */
  1231. /* A_IOCFG bits
  1232. * Output
  1233. * 0: ?
  1234. * 1: ?
  1235. * 2: ?
  1236. * 3: 0 - Digital Out, 1 - Line in
  1237. * 4: ?
  1238. * 5: ?
  1239. * 6: ?
  1240. * 7: ?
  1241. * Input
  1242. * 8: ?
  1243. * 9: ?
  1244. * A: Green jack sense (Front)
  1245. * B: ?
  1246. * C: Black jack sense (Rear/Side Right)
  1247. * D: Yellow jack sense (Center/LFE/Side Left)
  1248. * E: ?
  1249. * F: ?
  1250. *
  1251. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1252. * 0 - Digital Out
  1253. * 1 - Line in
  1254. */
  1255. /* Mic input not tested.
  1256. * Analog CD input not tested
  1257. * Digital Out not tested.
  1258. * Line in working.
  1259. * Audio output 5.1 working. Side outputs not working.
  1260. */
  1261. /* DSP: CA10300-IAT LF
  1262. * DAC: Cirrus Logic CS4382-KQZ
  1263. * ADC: Philips 1361T
  1264. * AC97: Sigmatel STAC9750
  1265. * CA0151: None
  1266. */
  1267. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1268. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1269. .id = "Audigy2",
  1270. .emu10k2_chip = 1,
  1271. .ca0108_chip = 1,
  1272. .spk71 = 1,
  1273. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1274. .ac97_chip = 1} ,
  1275. /* Audigy 2 Value AC3 out does not work yet.
  1276. * Need to find out how to turn off interpolators.
  1277. */
  1278. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1279. /* DSP: CA0108-IAT
  1280. * DAC: CS4382-KQ
  1281. * ADC: Philips 1361T
  1282. * AC97: STAC9750
  1283. * CA0151: None
  1284. */
  1285. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1286. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1287. .id = "Audigy2",
  1288. .emu10k2_chip = 1,
  1289. .ca0108_chip = 1,
  1290. .spk71 = 1,
  1291. .ac97_chip = 1} ,
  1292. /* Audigy 2 ZS Notebook Cardbus card.*/
  1293. /* Tested by James@superbug.co.uk 6th November 2006 */
  1294. /* Audio output 7.1/Headphones working.
  1295. * Digital output working. (AC3 not checked, only PCM)
  1296. * Audio Mic/Line inputs working.
  1297. * Digital input not tested.
  1298. */
  1299. /* DSP: Tina2
  1300. * DAC: Wolfson WM8768/WM8568
  1301. * ADC: Wolfson WM8775
  1302. * AC97: None
  1303. * CA0151: None
  1304. */
  1305. /* Tested by James@superbug.co.uk 4th April 2006 */
  1306. /* A_IOCFG bits
  1307. * Output
  1308. * 0: Not Used
  1309. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1310. * 2: Analog input 0 = line in, 1 = mic in
  1311. * 3: Not Used
  1312. * 4: Digital output 0 = off, 1 = on.
  1313. * 5: Not Used
  1314. * 6: Not Used
  1315. * 7: Not Used
  1316. * Input
  1317. * All bits 1 (0x3fxx) means nothing plugged in.
  1318. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1319. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1320. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1321. * E-F: Always 0
  1322. *
  1323. */
  1324. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1325. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1326. .id = "Audigy2",
  1327. .emu10k2_chip = 1,
  1328. .ca0108_chip = 1,
  1329. .ca_cardbus_chip = 1,
  1330. .spi_dac = 1,
  1331. .i2c_adc = 1,
  1332. .spk71 = 1} ,
  1333. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1334. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1335. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1336. .id = "EMU1010",
  1337. .emu10k2_chip = 1,
  1338. .ca0108_chip = 1,
  1339. .ca_cardbus_chip = 1,
  1340. .spk71 = 1 ,
  1341. .emu_model = EMU_MODEL_EMU1616},
  1342. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1343. /* This is MAEM8960, 0202 is MAEM 8980 */
  1344. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1345. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1346. .id = "EMU1010",
  1347. .emu10k2_chip = 1,
  1348. .ca0108_chip = 1,
  1349. .spk71 = 1,
  1350. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1351. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1352. /* This is MAEM8986, 0202 is MAEM8980 */
  1353. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1354. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1355. .id = "EMU1010",
  1356. .emu10k2_chip = 1,
  1357. .ca0108_chip = 1,
  1358. .spk71 = 1,
  1359. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1360. /* Tested by James@superbug.co.uk 8th July 2005. */
  1361. /* This is MAEM8810, 0202 is MAEM8820 */
  1362. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1363. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1364. .id = "EMU1010",
  1365. .emu10k2_chip = 1,
  1366. .ca0102_chip = 1,
  1367. .spk71 = 1,
  1368. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1369. /* EMU0404b */
  1370. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1371. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1372. .id = "EMU0404",
  1373. .emu10k2_chip = 1,
  1374. .ca0108_chip = 1,
  1375. .spk71 = 1,
  1376. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1377. /* Tested by James@superbug.co.uk 20-3-2007. */
  1378. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1379. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1380. .id = "EMU0404",
  1381. .emu10k2_chip = 1,
  1382. .ca0102_chip = 1,
  1383. .spk71 = 1,
  1384. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1385. /* EMU0404 PCIe */
  1386. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1387. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1388. .id = "EMU0404",
  1389. .emu10k2_chip = 1,
  1390. .ca0108_chip = 1,
  1391. .spk71 = 1,
  1392. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1393. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1394. {.vendor = 0x1102, .device = 0x0008,
  1395. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1396. .id = "Audigy2",
  1397. .emu10k2_chip = 1,
  1398. .ca0108_chip = 1,
  1399. .ac97_chip = 1} ,
  1400. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1401. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1402. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1403. .id = "Audigy2",
  1404. .emu10k2_chip = 1,
  1405. .ca0102_chip = 1,
  1406. .ca0151_chip = 1,
  1407. .spk71 = 1,
  1408. .spdif_bug = 1,
  1409. .ac97_chip = 1} ,
  1410. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1411. /* The 0x20061102 does have SB0350 written on it
  1412. * Just like 0x20021102
  1413. */
  1414. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1415. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1416. .id = "Audigy2",
  1417. .emu10k2_chip = 1,
  1418. .ca0102_chip = 1,
  1419. .ca0151_chip = 1,
  1420. .spk71 = 1,
  1421. .spdif_bug = 1,
  1422. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1423. .ac97_chip = 1} ,
  1424. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1425. Creative's Windows driver */
  1426. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1427. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1428. .id = "Audigy2",
  1429. .emu10k2_chip = 1,
  1430. .ca0102_chip = 1,
  1431. .ca0151_chip = 1,
  1432. .spk71 = 1,
  1433. .spdif_bug = 1,
  1434. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1435. .ac97_chip = 1} ,
  1436. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1437. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1438. .id = "Audigy2",
  1439. .emu10k2_chip = 1,
  1440. .ca0102_chip = 1,
  1441. .ca0151_chip = 1,
  1442. .spk71 = 1,
  1443. .spdif_bug = 1,
  1444. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1445. .ac97_chip = 1} ,
  1446. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1447. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1448. .id = "Audigy2",
  1449. .emu10k2_chip = 1,
  1450. .ca0102_chip = 1,
  1451. .ca0151_chip = 1,
  1452. .spk71 = 1,
  1453. .spdif_bug = 1,
  1454. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1455. .ac97_chip = 1} ,
  1456. /* Audigy 2 */
  1457. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1458. /* DSP: CA0102-IAT
  1459. * DAC: CS4382-KQ
  1460. * ADC: Philips 1361T
  1461. * AC97: STAC9721
  1462. * CA0151: Yes
  1463. */
  1464. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1465. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1466. .id = "Audigy2",
  1467. .emu10k2_chip = 1,
  1468. .ca0102_chip = 1,
  1469. .ca0151_chip = 1,
  1470. .spk71 = 1,
  1471. .spdif_bug = 1,
  1472. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1473. .ac97_chip = 1} ,
  1474. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1475. .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
  1476. .id = "Audigy2",
  1477. .emu10k2_chip = 1,
  1478. .ca0102_chip = 1,
  1479. .ca0151_chip = 1,
  1480. .spk71 = 1,
  1481. .spdif_bug = 1} ,
  1482. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1483. /* See ALSA bug#1365 */
  1484. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1485. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1486. .id = "Audigy2",
  1487. .emu10k2_chip = 1,
  1488. .ca0102_chip = 1,
  1489. .ca0151_chip = 1,
  1490. .spk71 = 1,
  1491. .spdif_bug = 1,
  1492. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1493. .ac97_chip = 1} ,
  1494. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1495. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1496. .id = "Audigy2",
  1497. .emu10k2_chip = 1,
  1498. .ca0102_chip = 1,
  1499. .ca0151_chip = 1,
  1500. .spk71 = 1,
  1501. .spdif_bug = 1,
  1502. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1503. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1504. .ac97_chip = 1} ,
  1505. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1506. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1507. .id = "Audigy2",
  1508. .emu10k2_chip = 1,
  1509. .ca0102_chip = 1,
  1510. .ca0151_chip = 1,
  1511. .spdif_bug = 1,
  1512. .ac97_chip = 1} ,
  1513. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1514. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1515. .id = "Audigy",
  1516. .emu10k2_chip = 1,
  1517. .ca0102_chip = 1,
  1518. .ac97_chip = 1} ,
  1519. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1520. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1521. .id = "Audigy",
  1522. .emu10k2_chip = 1,
  1523. .ca0102_chip = 1,
  1524. .spdif_bug = 1,
  1525. .ac97_chip = 1} ,
  1526. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1527. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1528. .id = "Audigy",
  1529. .emu10k2_chip = 1,
  1530. .ca0102_chip = 1,
  1531. .ac97_chip = 1} ,
  1532. {.vendor = 0x1102, .device = 0x0004,
  1533. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1534. .id = "Audigy",
  1535. .emu10k2_chip = 1,
  1536. .ca0102_chip = 1,
  1537. .ac97_chip = 1} ,
  1538. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1539. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1540. .id = "Live",
  1541. .emu10k1_chip = 1,
  1542. .ac97_chip = 1,
  1543. .sblive51 = 1} ,
  1544. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1545. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1546. .id = "Live",
  1547. .emu10k1_chip = 1,
  1548. .ac97_chip = 1,
  1549. .sblive51 = 1} ,
  1550. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1551. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1552. .id = "Live",
  1553. .emu10k1_chip = 1,
  1554. .ac97_chip = 1,
  1555. .sblive51 = 1} ,
  1556. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1557. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1558. .id = "Live",
  1559. .emu10k1_chip = 1,
  1560. .ac97_chip = 1,
  1561. .sblive51 = 1} ,
  1562. /* Tested by ALSA bug#1680 26th December 2005 */
  1563. /* note: It really has SB0220 written on the card, */
  1564. /* but it's SB0228 according to kx.inf */
  1565. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1566. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1567. .id = "Live",
  1568. .emu10k1_chip = 1,
  1569. .ac97_chip = 1,
  1570. .sblive51 = 1} ,
  1571. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1572. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1573. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1574. .id = "Live",
  1575. .emu10k1_chip = 1,
  1576. .ac97_chip = 1,
  1577. .sblive51 = 1} ,
  1578. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1579. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1580. .id = "Live",
  1581. .emu10k1_chip = 1,
  1582. .ac97_chip = 1,
  1583. .sblive51 = 1} ,
  1584. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1585. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1586. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1587. .id = "Live",
  1588. .emu10k1_chip = 1,
  1589. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1590. * share the same IDs!
  1591. */
  1592. .sblive51 = 1} ,
  1593. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1594. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1595. .id = "Live",
  1596. .emu10k1_chip = 1,
  1597. .ac97_chip = 1,
  1598. .sblive51 = 1} ,
  1599. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1600. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1601. .id = "Live",
  1602. .emu10k1_chip = 1,
  1603. .ac97_chip = 1} ,
  1604. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1605. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1606. .id = "Live",
  1607. .emu10k1_chip = 1,
  1608. .ac97_chip = 1,
  1609. .sblive51 = 1} ,
  1610. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1611. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1612. .id = "Live",
  1613. .emu10k1_chip = 1,
  1614. .ac97_chip = 1,
  1615. .sblive51 = 1} ,
  1616. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1617. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1618. .id = "Live",
  1619. .emu10k1_chip = 1,
  1620. .ac97_chip = 1,
  1621. .sblive51 = 1} ,
  1622. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1623. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1624. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1625. .id = "Live",
  1626. .emu10k1_chip = 1,
  1627. .ac97_chip = 1,
  1628. .sblive51 = 1} ,
  1629. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1630. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1631. .id = "Live",
  1632. .emu10k1_chip = 1,
  1633. .ac97_chip = 1,
  1634. .sblive51 = 1} ,
  1635. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1636. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1637. .id = "Live",
  1638. .emu10k1_chip = 1,
  1639. .ac97_chip = 1,
  1640. .sblive51 = 1} ,
  1641. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1642. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1643. .id = "Live",
  1644. .emu10k1_chip = 1,
  1645. .ac97_chip = 1,
  1646. .sblive51 = 1} ,
  1647. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1648. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1649. .id = "APS",
  1650. .emu10k1_chip = 1,
  1651. .ecard = 1} ,
  1652. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1653. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1654. .id = "Live",
  1655. .emu10k1_chip = 1,
  1656. .ac97_chip = 1,
  1657. .sblive51 = 1} ,
  1658. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1659. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1660. .id = "Live",
  1661. .emu10k1_chip = 1,
  1662. .ac97_chip = 1,
  1663. .sblive51 = 1} ,
  1664. {.vendor = 0x1102, .device = 0x0002,
  1665. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1666. .id = "Live",
  1667. .emu10k1_chip = 1,
  1668. .ac97_chip = 1,
  1669. .sblive51 = 1} ,
  1670. { } /* terminator */
  1671. };
  1672. int snd_emu10k1_create(struct snd_card *card,
  1673. struct pci_dev *pci,
  1674. unsigned short extin_mask,
  1675. unsigned short extout_mask,
  1676. long max_cache_bytes,
  1677. int enable_ir,
  1678. uint subsystem,
  1679. struct snd_emu10k1 **remu)
  1680. {
  1681. struct snd_emu10k1 *emu;
  1682. int idx, err;
  1683. int is_audigy;
  1684. unsigned int silent_page;
  1685. const struct snd_emu_chip_details *c;
  1686. static struct snd_device_ops ops = {
  1687. .dev_free = snd_emu10k1_dev_free,
  1688. };
  1689. *remu = NULL;
  1690. /* enable PCI device */
  1691. err = pci_enable_device(pci);
  1692. if (err < 0)
  1693. return err;
  1694. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1695. if (emu == NULL) {
  1696. pci_disable_device(pci);
  1697. return -ENOMEM;
  1698. }
  1699. emu->card = card;
  1700. spin_lock_init(&emu->reg_lock);
  1701. spin_lock_init(&emu->emu_lock);
  1702. spin_lock_init(&emu->spi_lock);
  1703. spin_lock_init(&emu->i2c_lock);
  1704. spin_lock_init(&emu->voice_lock);
  1705. spin_lock_init(&emu->synth_lock);
  1706. spin_lock_init(&emu->memblk_lock);
  1707. mutex_init(&emu->fx8010.lock);
  1708. INIT_LIST_HEAD(&emu->mapped_link_head);
  1709. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1710. emu->pci = pci;
  1711. emu->irq = -1;
  1712. emu->synth = NULL;
  1713. emu->get_synth_voice = NULL;
  1714. /* read revision & serial */
  1715. emu->revision = pci->revision;
  1716. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1717. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1718. dev_dbg(card->dev,
  1719. "vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
  1720. pci->vendor, pci->device, emu->serial, emu->model);
  1721. for (c = emu_chip_details; c->vendor; c++) {
  1722. if (c->vendor == pci->vendor && c->device == pci->device) {
  1723. if (subsystem) {
  1724. if (c->subsystem && (c->subsystem == subsystem))
  1725. break;
  1726. else
  1727. continue;
  1728. } else {
  1729. if (c->subsystem && (c->subsystem != emu->serial))
  1730. continue;
  1731. if (c->revision && c->revision != emu->revision)
  1732. continue;
  1733. }
  1734. break;
  1735. }
  1736. }
  1737. if (c->vendor == 0) {
  1738. dev_err(card->dev, "emu10k1: Card not recognised\n");
  1739. kfree(emu);
  1740. pci_disable_device(pci);
  1741. return -ENOENT;
  1742. }
  1743. emu->card_capabilities = c;
  1744. if (c->subsystem && !subsystem)
  1745. dev_dbg(card->dev, "Sound card name = %s\n", c->name);
  1746. else if (subsystem)
  1747. dev_dbg(card->dev, "Sound card name = %s, "
  1748. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1749. "Forced to subsystem = 0x%x\n", c->name,
  1750. pci->vendor, pci->device, emu->serial, c->subsystem);
  1751. else
  1752. dev_dbg(card->dev, "Sound card name = %s, "
  1753. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1754. c->name, pci->vendor, pci->device,
  1755. emu->serial);
  1756. if (!*card->id && c->id) {
  1757. int i, n = 0;
  1758. strlcpy(card->id, c->id, sizeof(card->id));
  1759. for (;;) {
  1760. for (i = 0; i < snd_ecards_limit; i++) {
  1761. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1762. break;
  1763. }
  1764. if (i >= snd_ecards_limit)
  1765. break;
  1766. n++;
  1767. if (n >= SNDRV_CARDS)
  1768. break;
  1769. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1770. }
  1771. }
  1772. is_audigy = emu->audigy = c->emu10k2_chip;
  1773. /* set addressing mode */
  1774. emu->address_mode = is_audigy ? 0 : 1;
  1775. /* set the DMA transfer mask */
  1776. emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
  1777. if (dma_set_mask(&pci->dev, emu->dma_mask) < 0 ||
  1778. dma_set_coherent_mask(&pci->dev, emu->dma_mask) < 0) {
  1779. dev_err(card->dev,
  1780. "architecture does not support PCI busmaster DMA with mask 0x%lx\n",
  1781. emu->dma_mask);
  1782. kfree(emu);
  1783. pci_disable_device(pci);
  1784. return -ENXIO;
  1785. }
  1786. if (is_audigy)
  1787. emu->gpr_base = A_FXGPREGBASE;
  1788. else
  1789. emu->gpr_base = FXGPREGBASE;
  1790. err = pci_request_regions(pci, "EMU10K1");
  1791. if (err < 0) {
  1792. kfree(emu);
  1793. pci_disable_device(pci);
  1794. return err;
  1795. }
  1796. emu->port = pci_resource_start(pci, 0);
  1797. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1798. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1799. (emu->address_mode ? 32 : 16) * 1024, &emu->ptb_pages) < 0) {
  1800. err = -ENOMEM;
  1801. goto error;
  1802. }
  1803. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1804. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1805. sizeof(unsigned long));
  1806. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1807. err = -ENOMEM;
  1808. goto error;
  1809. }
  1810. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1811. EMUPAGESIZE, &emu->silent_page) < 0) {
  1812. err = -ENOMEM;
  1813. goto error;
  1814. }
  1815. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1816. if (emu->memhdr == NULL) {
  1817. err = -ENOMEM;
  1818. goto error;
  1819. }
  1820. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1821. sizeof(struct snd_util_memblk);
  1822. pci_set_master(pci);
  1823. emu->fx8010.fxbus_mask = 0x303f;
  1824. if (extin_mask == 0)
  1825. extin_mask = 0x3fcf;
  1826. if (extout_mask == 0)
  1827. extout_mask = 0x7fff;
  1828. emu->fx8010.extin_mask = extin_mask;
  1829. emu->fx8010.extout_mask = extout_mask;
  1830. emu->enable_ir = enable_ir;
  1831. if (emu->card_capabilities->ca_cardbus_chip) {
  1832. err = snd_emu10k1_cardbus_init(emu);
  1833. if (err < 0)
  1834. goto error;
  1835. }
  1836. if (emu->card_capabilities->ecard) {
  1837. err = snd_emu10k1_ecard_init(emu);
  1838. if (err < 0)
  1839. goto error;
  1840. } else if (emu->card_capabilities->emu_model) {
  1841. err = snd_emu10k1_emu1010_init(emu);
  1842. if (err < 0) {
  1843. snd_emu10k1_free(emu);
  1844. return err;
  1845. }
  1846. } else {
  1847. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1848. does not support this, it shouldn't do any harm */
  1849. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1850. AC97SLOT_CNTR|AC97SLOT_LFE);
  1851. }
  1852. /* initialize TRAM setup */
  1853. emu->fx8010.itram_size = (16 * 1024)/2;
  1854. emu->fx8010.etram_pages.area = NULL;
  1855. emu->fx8010.etram_pages.bytes = 0;
  1856. /* irq handler must be registered after I/O ports are activated */
  1857. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1858. KBUILD_MODNAME, emu)) {
  1859. err = -EBUSY;
  1860. goto error;
  1861. }
  1862. emu->irq = pci->irq;
  1863. /*
  1864. * Init to 0x02109204 :
  1865. * Clock accuracy = 0 (1000ppm)
  1866. * Sample Rate = 2 (48kHz)
  1867. * Audio Channel = 1 (Left of 2)
  1868. * Source Number = 0 (Unspecified)
  1869. * Generation Status = 1 (Original for Cat Code 12)
  1870. * Cat Code = 12 (Digital Signal Mixer)
  1871. * Mode = 0 (Mode 0)
  1872. * Emphasis = 0 (None)
  1873. * CP = 1 (Copyright unasserted)
  1874. * AN = 0 (Audio data)
  1875. * P = 0 (Consumer)
  1876. */
  1877. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1878. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1879. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1880. SPCS_GENERATIONSTATUS | 0x00001200 |
  1881. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1882. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1883. snd_emu10k1_synth_alloc(emu, 4096);
  1884. if (emu->reserved_page)
  1885. emu->reserved_page->map_locked = 1;
  1886. /* Clear silent pages and set up pointers */
  1887. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1888. silent_page = emu->silent_page.addr << emu->address_mode;
  1889. for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
  1890. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1891. /* set up voice indices */
  1892. for (idx = 0; idx < NUM_G; idx++) {
  1893. emu->voices[idx].emu = emu;
  1894. emu->voices[idx].number = idx;
  1895. }
  1896. err = snd_emu10k1_init(emu, enable_ir, 0);
  1897. if (err < 0)
  1898. goto error;
  1899. #ifdef CONFIG_PM_SLEEP
  1900. err = alloc_pm_buffer(emu);
  1901. if (err < 0)
  1902. goto error;
  1903. #endif
  1904. /* Initialize the effect engine */
  1905. err = snd_emu10k1_init_efx(emu);
  1906. if (err < 0)
  1907. goto error;
  1908. snd_emu10k1_audio_enable(emu);
  1909. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1910. if (err < 0)
  1911. goto error;
  1912. #ifdef CONFIG_SND_PROC_FS
  1913. snd_emu10k1_proc_init(emu);
  1914. #endif
  1915. *remu = emu;
  1916. return 0;
  1917. error:
  1918. snd_emu10k1_free(emu);
  1919. return err;
  1920. }
  1921. #ifdef CONFIG_PM_SLEEP
  1922. static unsigned char saved_regs[] = {
  1923. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1924. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1925. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1926. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1927. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1928. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1929. 0xff /* end */
  1930. };
  1931. static unsigned char saved_regs_audigy[] = {
  1932. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1933. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1934. 0xff /* end */
  1935. };
  1936. static int alloc_pm_buffer(struct snd_emu10k1 *emu)
  1937. {
  1938. int size;
  1939. size = ARRAY_SIZE(saved_regs);
  1940. if (emu->audigy)
  1941. size += ARRAY_SIZE(saved_regs_audigy);
  1942. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1943. if (!emu->saved_ptr)
  1944. return -ENOMEM;
  1945. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1946. return -ENOMEM;
  1947. if (emu->card_capabilities->ca0151_chip &&
  1948. snd_p16v_alloc_pm_buffer(emu) < 0)
  1949. return -ENOMEM;
  1950. return 0;
  1951. }
  1952. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1953. {
  1954. vfree(emu->saved_ptr);
  1955. snd_emu10k1_efx_free_pm_buffer(emu);
  1956. if (emu->card_capabilities->ca0151_chip)
  1957. snd_p16v_free_pm_buffer(emu);
  1958. }
  1959. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1960. {
  1961. int i;
  1962. unsigned char *reg;
  1963. unsigned int *val;
  1964. val = emu->saved_ptr;
  1965. for (reg = saved_regs; *reg != 0xff; reg++)
  1966. for (i = 0; i < NUM_G; i++, val++)
  1967. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1968. if (emu->audigy) {
  1969. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1970. for (i = 0; i < NUM_G; i++, val++)
  1971. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1972. }
  1973. if (emu->audigy)
  1974. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1975. emu->saved_hcfg = inl(emu->port + HCFG);
  1976. }
  1977. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1978. {
  1979. if (emu->card_capabilities->ca_cardbus_chip)
  1980. snd_emu10k1_cardbus_init(emu);
  1981. if (emu->card_capabilities->ecard)
  1982. snd_emu10k1_ecard_init(emu);
  1983. else if (emu->card_capabilities->emu_model)
  1984. snd_emu10k1_emu1010_init(emu);
  1985. else
  1986. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1987. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1988. }
  1989. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1990. {
  1991. int i;
  1992. unsigned char *reg;
  1993. unsigned int *val;
  1994. snd_emu10k1_audio_enable(emu);
  1995. /* resore for spdif */
  1996. if (emu->audigy)
  1997. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1998. outl(emu->saved_hcfg, emu->port + HCFG);
  1999. val = emu->saved_ptr;
  2000. for (reg = saved_regs; *reg != 0xff; reg++)
  2001. for (i = 0; i < NUM_G; i++, val++)
  2002. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  2003. if (emu->audigy) {
  2004. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  2005. for (i = 0; i < NUM_G; i++, val++)
  2006. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  2007. }
  2008. }
  2009. #endif