bman_ccsr.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /* Copyright (c) 2009 - 2016 Freescale Semiconductor, Inc.
  2. *
  3. * Redistribution and use in source and binary forms, with or without
  4. * modification, are permitted provided that the following conditions are met:
  5. * * Redistributions of source code must retain the above copyright
  6. * notice, this list of conditions and the following disclaimer.
  7. * * Redistributions in binary form must reproduce the above copyright
  8. * notice, this list of conditions and the following disclaimer in the
  9. * documentation and/or other materials provided with the distribution.
  10. * * Neither the name of Freescale Semiconductor nor the
  11. * names of its contributors may be used to endorse or promote products
  12. * derived from this software without specific prior written permission.
  13. *
  14. * ALTERNATIVELY, this software may be distributed under the terms of the
  15. * GNU General Public License ("GPL") as published by the Free Software
  16. * Foundation, either version 2 of that License or (at your option) any
  17. * later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  20. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  21. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  22. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  23. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  24. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  25. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  26. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  28. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. */
  30. #include "bman_priv.h"
  31. u16 bman_ip_rev;
  32. EXPORT_SYMBOL(bman_ip_rev);
  33. /* Register offsets */
  34. #define REG_FBPR_FPC 0x0800
  35. #define REG_ECSR 0x0a00
  36. #define REG_ECIR 0x0a04
  37. #define REG_EADR 0x0a08
  38. #define REG_EDATA(n) (0x0a10 + ((n) * 0x04))
  39. #define REG_SBEC(n) (0x0a80 + ((n) * 0x04))
  40. #define REG_IP_REV_1 0x0bf8
  41. #define REG_IP_REV_2 0x0bfc
  42. #define REG_FBPR_BARE 0x0c00
  43. #define REG_FBPR_BAR 0x0c04
  44. #define REG_FBPR_AR 0x0c10
  45. #define REG_SRCIDR 0x0d04
  46. #define REG_LIODNR 0x0d08
  47. #define REG_ERR_ISR 0x0e00
  48. #define REG_ERR_IER 0x0e04
  49. #define REG_ERR_ISDR 0x0e08
  50. /* Used by all error interrupt registers except 'inhibit' */
  51. #define BM_EIRQ_IVCI 0x00000010 /* Invalid Command Verb */
  52. #define BM_EIRQ_FLWI 0x00000008 /* FBPR Low Watermark */
  53. #define BM_EIRQ_MBEI 0x00000004 /* Multi-bit ECC Error */
  54. #define BM_EIRQ_SBEI 0x00000002 /* Single-bit ECC Error */
  55. #define BM_EIRQ_BSCN 0x00000001 /* pool State Change Notification */
  56. struct bman_hwerr_txt {
  57. u32 mask;
  58. const char *txt;
  59. };
  60. static const struct bman_hwerr_txt bman_hwerr_txts[] = {
  61. { BM_EIRQ_IVCI, "Invalid Command Verb" },
  62. { BM_EIRQ_FLWI, "FBPR Low Watermark" },
  63. { BM_EIRQ_MBEI, "Multi-bit ECC Error" },
  64. { BM_EIRQ_SBEI, "Single-bit ECC Error" },
  65. { BM_EIRQ_BSCN, "Pool State Change Notification" },
  66. };
  67. /* Only trigger low water mark interrupt once only */
  68. #define BMAN_ERRS_TO_DISABLE BM_EIRQ_FLWI
  69. /* Pointer to the start of the BMan's CCSR space */
  70. static u32 __iomem *bm_ccsr_start;
  71. static inline u32 bm_ccsr_in(u32 offset)
  72. {
  73. return ioread32be(bm_ccsr_start + offset/4);
  74. }
  75. static inline void bm_ccsr_out(u32 offset, u32 val)
  76. {
  77. iowrite32be(val, bm_ccsr_start + offset/4);
  78. }
  79. static void bm_get_version(u16 *id, u8 *major, u8 *minor)
  80. {
  81. u32 v = bm_ccsr_in(REG_IP_REV_1);
  82. *id = (v >> 16);
  83. *major = (v >> 8) & 0xff;
  84. *minor = v & 0xff;
  85. }
  86. /* signal transactions for FBPRs with higher priority */
  87. #define FBPR_AR_RPRIO_HI BIT(30)
  88. static void bm_set_memory(u64 ba, u32 size)
  89. {
  90. u32 exp = ilog2(size);
  91. /* choke if size isn't within range */
  92. DPAA_ASSERT(size >= 4096 && size <= 1024*1024*1024 &&
  93. is_power_of_2(size));
  94. /* choke if '[e]ba' has lower-alignment than 'size' */
  95. DPAA_ASSERT(!(ba & (size - 1)));
  96. bm_ccsr_out(REG_FBPR_BARE, upper_32_bits(ba));
  97. bm_ccsr_out(REG_FBPR_BAR, lower_32_bits(ba));
  98. bm_ccsr_out(REG_FBPR_AR, exp - 1);
  99. }
  100. /*
  101. * Location and size of BMan private memory
  102. *
  103. * Ideally we would use the DMA API to turn rmem->base into a DMA address
  104. * (especially if iommu translations ever get involved). Unfortunately, the
  105. * DMA API currently does not allow mapping anything that is not backed with
  106. * a struct page.
  107. */
  108. static dma_addr_t fbpr_a;
  109. static size_t fbpr_sz;
  110. static int bman_fbpr(struct reserved_mem *rmem)
  111. {
  112. fbpr_a = rmem->base;
  113. fbpr_sz = rmem->size;
  114. WARN_ON(!(fbpr_a && fbpr_sz));
  115. return 0;
  116. }
  117. RESERVEDMEM_OF_DECLARE(bman_fbpr, "fsl,bman-fbpr", bman_fbpr);
  118. static irqreturn_t bman_isr(int irq, void *ptr)
  119. {
  120. u32 isr_val, ier_val, ecsr_val, isr_mask, i;
  121. struct device *dev = ptr;
  122. ier_val = bm_ccsr_in(REG_ERR_IER);
  123. isr_val = bm_ccsr_in(REG_ERR_ISR);
  124. ecsr_val = bm_ccsr_in(REG_ECSR);
  125. isr_mask = isr_val & ier_val;
  126. if (!isr_mask)
  127. return IRQ_NONE;
  128. for (i = 0; i < ARRAY_SIZE(bman_hwerr_txts); i++) {
  129. if (bman_hwerr_txts[i].mask & isr_mask) {
  130. dev_err_ratelimited(dev, "ErrInt: %s\n",
  131. bman_hwerr_txts[i].txt);
  132. if (bman_hwerr_txts[i].mask & ecsr_val) {
  133. /* Re-arm error capture registers */
  134. bm_ccsr_out(REG_ECSR, ecsr_val);
  135. }
  136. if (bman_hwerr_txts[i].mask & BMAN_ERRS_TO_DISABLE) {
  137. dev_dbg(dev, "Disabling error 0x%x\n",
  138. bman_hwerr_txts[i].mask);
  139. ier_val &= ~bman_hwerr_txts[i].mask;
  140. bm_ccsr_out(REG_ERR_IER, ier_val);
  141. }
  142. }
  143. }
  144. bm_ccsr_out(REG_ERR_ISR, isr_val);
  145. return IRQ_HANDLED;
  146. }
  147. static int fsl_bman_probe(struct platform_device *pdev)
  148. {
  149. int ret, err_irq;
  150. struct device *dev = &pdev->dev;
  151. struct device_node *node = dev->of_node;
  152. struct resource *res;
  153. u16 id, bm_pool_cnt;
  154. u8 major, minor;
  155. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  156. if (!res) {
  157. dev_err(dev, "Can't get %s property 'IORESOURCE_MEM'\n",
  158. node->full_name);
  159. return -ENXIO;
  160. }
  161. bm_ccsr_start = devm_ioremap(dev, res->start,
  162. res->end - res->start + 1);
  163. if (!bm_ccsr_start)
  164. return -ENXIO;
  165. bm_get_version(&id, &major, &minor);
  166. if (major == 1 && minor == 0) {
  167. bman_ip_rev = BMAN_REV10;
  168. bm_pool_cnt = BM_POOL_MAX;
  169. } else if (major == 2 && minor == 0) {
  170. bman_ip_rev = BMAN_REV20;
  171. bm_pool_cnt = 8;
  172. } else if (major == 2 && minor == 1) {
  173. bman_ip_rev = BMAN_REV21;
  174. bm_pool_cnt = BM_POOL_MAX;
  175. } else {
  176. dev_err(dev, "Unknown Bman version:%04x,%02x,%02x\n",
  177. id, major, minor);
  178. return -ENODEV;
  179. }
  180. bm_set_memory(fbpr_a, fbpr_sz);
  181. err_irq = platform_get_irq(pdev, 0);
  182. if (err_irq <= 0) {
  183. dev_info(dev, "Can't get %s IRQ\n", node->full_name);
  184. return -ENODEV;
  185. }
  186. ret = devm_request_irq(dev, err_irq, bman_isr, IRQF_SHARED, "bman-err",
  187. dev);
  188. if (ret) {
  189. dev_err(dev, "devm_request_irq() failed %d for '%s'\n",
  190. ret, node->full_name);
  191. return ret;
  192. }
  193. /* Disable Buffer Pool State Change */
  194. bm_ccsr_out(REG_ERR_ISDR, BM_EIRQ_BSCN);
  195. /*
  196. * Write-to-clear any stale bits, (eg. starvation being asserted prior
  197. * to resource allocation during driver init).
  198. */
  199. bm_ccsr_out(REG_ERR_ISR, 0xffffffff);
  200. /* Enable Error Interrupts */
  201. bm_ccsr_out(REG_ERR_IER, 0xffffffff);
  202. bm_bpalloc = devm_gen_pool_create(dev, 0, -1, "bman-bpalloc");
  203. if (IS_ERR(bm_bpalloc)) {
  204. ret = PTR_ERR(bm_bpalloc);
  205. dev_err(dev, "bman-bpalloc pool init failed (%d)\n", ret);
  206. return ret;
  207. }
  208. /* seed BMan resource pool */
  209. ret = gen_pool_add(bm_bpalloc, DPAA_GENALLOC_OFF, bm_pool_cnt, -1);
  210. if (ret) {
  211. dev_err(dev, "Failed to seed BPID range [%d..%d] (%d)\n",
  212. 0, bm_pool_cnt - 1, ret);
  213. return ret;
  214. }
  215. return 0;
  216. };
  217. static const struct of_device_id fsl_bman_ids[] = {
  218. {
  219. .compatible = "fsl,bman",
  220. },
  221. {}
  222. };
  223. static struct platform_driver fsl_bman_driver = {
  224. .driver = {
  225. .name = KBUILD_MODNAME,
  226. .of_match_table = fsl_bman_ids,
  227. .suppress_bind_attrs = true,
  228. },
  229. .probe = fsl_bman_probe,
  230. };
  231. builtin_platform_driver(fsl_bman_driver);