pm8001_sas.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #ifndef _PM8001_SAS_H_
  41. #define _PM8001_SAS_H_
  42. #include <linux/kernel.h>
  43. #include <linux/module.h>
  44. #include <linux/spinlock.h>
  45. #include <linux/delay.h>
  46. #include <linux/types.h>
  47. #include <linux/ctype.h>
  48. #include <linux/dma-mapping.h>
  49. #include <linux/pci.h>
  50. #include <linux/interrupt.h>
  51. #include <linux/workqueue.h>
  52. #include <scsi/libsas.h>
  53. #include <scsi/scsi_tcq.h>
  54. #include <scsi/sas_ata.h>
  55. #include <linux/atomic.h>
  56. #include "pm8001_defs.h"
  57. #define DRV_NAME "pm80xx"
  58. #define DRV_VERSION "0.1.38"
  59. #define PM8001_FAIL_LOGGING 0x01 /* Error message logging */
  60. #define PM8001_INIT_LOGGING 0x02 /* driver init logging */
  61. #define PM8001_DISC_LOGGING 0x04 /* discovery layer logging */
  62. #define PM8001_IO_LOGGING 0x08 /* I/O path logging */
  63. #define PM8001_EH_LOGGING 0x10 /* libsas EH function logging*/
  64. #define PM8001_IOCTL_LOGGING 0x20 /* IOCTL message logging */
  65. #define PM8001_MSG_LOGGING 0x40 /* misc message logging */
  66. #define pm8001_printk(format, arg...) printk(KERN_INFO "pm80xx %s %d:" \
  67. format, __func__, __LINE__, ## arg)
  68. #define PM8001_CHECK_LOGGING(HBA, LEVEL, CMD) \
  69. do { \
  70. if (unlikely(HBA->logging_level & LEVEL)) \
  71. do { \
  72. CMD; \
  73. } while (0); \
  74. } while (0);
  75. #define PM8001_EH_DBG(HBA, CMD) \
  76. PM8001_CHECK_LOGGING(HBA, PM8001_EH_LOGGING, CMD)
  77. #define PM8001_INIT_DBG(HBA, CMD) \
  78. PM8001_CHECK_LOGGING(HBA, PM8001_INIT_LOGGING, CMD)
  79. #define PM8001_DISC_DBG(HBA, CMD) \
  80. PM8001_CHECK_LOGGING(HBA, PM8001_DISC_LOGGING, CMD)
  81. #define PM8001_IO_DBG(HBA, CMD) \
  82. PM8001_CHECK_LOGGING(HBA, PM8001_IO_LOGGING, CMD)
  83. #define PM8001_FAIL_DBG(HBA, CMD) \
  84. PM8001_CHECK_LOGGING(HBA, PM8001_FAIL_LOGGING, CMD)
  85. #define PM8001_IOCTL_DBG(HBA, CMD) \
  86. PM8001_CHECK_LOGGING(HBA, PM8001_IOCTL_LOGGING, CMD)
  87. #define PM8001_MSG_DBG(HBA, CMD) \
  88. PM8001_CHECK_LOGGING(HBA, PM8001_MSG_LOGGING, CMD)
  89. #define PM8001_USE_TASKLET
  90. #define PM8001_USE_MSIX
  91. #define PM8001_READ_VPD
  92. #define DEV_IS_EXPANDER(type) ((type == SAS_EDGE_EXPANDER_DEVICE) || (type == SAS_FANOUT_EXPANDER_DEVICE))
  93. #define IS_SPCV_12G(dev) ((dev->device == 0X8074) \
  94. || (dev->device == 0X8076) \
  95. || (dev->device == 0X8077) \
  96. || (dev->device == 0X8070) \
  97. || (dev->device == 0X8072))
  98. #define PM8001_NAME_LENGTH 32/* generic length of strings */
  99. extern struct list_head hba_list;
  100. extern const struct pm8001_dispatch pm8001_8001_dispatch;
  101. extern const struct pm8001_dispatch pm8001_80xx_dispatch;
  102. struct pm8001_hba_info;
  103. struct pm8001_ccb_info;
  104. struct pm8001_device;
  105. /* define task management IU */
  106. struct pm8001_tmf_task {
  107. u8 tmf;
  108. u32 tag_of_task_to_be_managed;
  109. };
  110. struct pm8001_ioctl_payload {
  111. u32 signature;
  112. u16 major_function;
  113. u16 minor_function;
  114. u16 length;
  115. u16 status;
  116. u16 offset;
  117. u16 id;
  118. u8 *func_specific;
  119. };
  120. #define MPI_FATAL_ERROR_TABLE_OFFSET_MASK 0xFFFFFF
  121. #define MPI_FATAL_ERROR_TABLE_SIZE(value) ((0xFF000000 & value) >> SHIFT24)
  122. #define MPI_FATAL_EDUMP_TABLE_LO_OFFSET 0x00 /* HNFBUFL */
  123. #define MPI_FATAL_EDUMP_TABLE_HI_OFFSET 0x04 /* HNFBUFH */
  124. #define MPI_FATAL_EDUMP_TABLE_LENGTH 0x08 /* HNFBLEN */
  125. #define MPI_FATAL_EDUMP_TABLE_HANDSHAKE 0x0C /* FDDHSHK */
  126. #define MPI_FATAL_EDUMP_TABLE_STATUS 0x10 /* FDDTSTAT */
  127. #define MPI_FATAL_EDUMP_TABLE_ACCUM_LEN 0x14 /* ACCDDLEN */
  128. #define MPI_FATAL_EDUMP_HANDSHAKE_RDY 0x1
  129. #define MPI_FATAL_EDUMP_HANDSHAKE_BUSY 0x0
  130. #define MPI_FATAL_EDUMP_TABLE_STAT_RSVD 0x0
  131. #define MPI_FATAL_EDUMP_TABLE_STAT_DMA_FAILED 0x1
  132. #define MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_MORE_DATA 0x2
  133. #define MPI_FATAL_EDUMP_TABLE_STAT_NF_SUCCESS_DONE 0x3
  134. #define TYPE_GSM_SPACE 1
  135. #define TYPE_QUEUE 2
  136. #define TYPE_FATAL 3
  137. #define TYPE_NON_FATAL 4
  138. #define TYPE_INBOUND 1
  139. #define TYPE_OUTBOUND 2
  140. struct forensic_data {
  141. u32 data_type;
  142. union {
  143. struct {
  144. u32 direct_len;
  145. u32 direct_offset;
  146. void *direct_data;
  147. } gsm_buf;
  148. struct {
  149. u16 queue_type;
  150. u16 queue_index;
  151. u32 direct_len;
  152. void *direct_data;
  153. } queue_buf;
  154. struct {
  155. u32 direct_len;
  156. u32 direct_offset;
  157. u32 read_len;
  158. void *direct_data;
  159. } data_buf;
  160. };
  161. };
  162. /* bit31-26 - mask bar */
  163. #define SCRATCH_PAD0_BAR_MASK 0xFC000000
  164. /* bit25-0 - offset mask */
  165. #define SCRATCH_PAD0_OFFSET_MASK 0x03FFFFFF
  166. /* if AAP error state */
  167. #define SCRATCH_PAD0_AAPERR_MASK 0xFFFFFFFF
  168. /* Inbound doorbell bit7 */
  169. #define SPCv_MSGU_CFG_TABLE_NONFATAL_DUMP 0x80
  170. /* Inbound doorbell bit7 SPCV */
  171. #define SPCV_MSGU_CFG_TABLE_TRANSFER_DEBUG_INFO 0x80
  172. #define MAIN_MERRDCTO_MERRDCES 0xA0/* DWORD 0x28) */
  173. struct pm8001_dispatch {
  174. char *name;
  175. int (*chip_init)(struct pm8001_hba_info *pm8001_ha);
  176. int (*chip_soft_rst)(struct pm8001_hba_info *pm8001_ha);
  177. void (*chip_rst)(struct pm8001_hba_info *pm8001_ha);
  178. int (*chip_ioremap)(struct pm8001_hba_info *pm8001_ha);
  179. void (*chip_iounmap)(struct pm8001_hba_info *pm8001_ha);
  180. irqreturn_t (*isr)(struct pm8001_hba_info *pm8001_ha, u8 vec);
  181. u32 (*is_our_interupt)(struct pm8001_hba_info *pm8001_ha);
  182. int (*isr_process_oq)(struct pm8001_hba_info *pm8001_ha, u8 vec);
  183. void (*interrupt_enable)(struct pm8001_hba_info *pm8001_ha, u8 vec);
  184. void (*interrupt_disable)(struct pm8001_hba_info *pm8001_ha, u8 vec);
  185. void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
  186. int (*smp_req)(struct pm8001_hba_info *pm8001_ha,
  187. struct pm8001_ccb_info *ccb);
  188. int (*ssp_io_req)(struct pm8001_hba_info *pm8001_ha,
  189. struct pm8001_ccb_info *ccb);
  190. int (*sata_req)(struct pm8001_hba_info *pm8001_ha,
  191. struct pm8001_ccb_info *ccb);
  192. int (*phy_start_req)(struct pm8001_hba_info *pm8001_ha, u8 phy_id);
  193. int (*phy_stop_req)(struct pm8001_hba_info *pm8001_ha, u8 phy_id);
  194. int (*reg_dev_req)(struct pm8001_hba_info *pm8001_ha,
  195. struct pm8001_device *pm8001_dev, u32 flag);
  196. int (*dereg_dev_req)(struct pm8001_hba_info *pm8001_ha, u32 device_id);
  197. int (*phy_ctl_req)(struct pm8001_hba_info *pm8001_ha,
  198. u32 phy_id, u32 phy_op);
  199. int (*task_abort)(struct pm8001_hba_info *pm8001_ha,
  200. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag,
  201. u32 cmd_tag);
  202. int (*ssp_tm_req)(struct pm8001_hba_info *pm8001_ha,
  203. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf);
  204. int (*get_nvmd_req)(struct pm8001_hba_info *pm8001_ha, void *payload);
  205. int (*set_nvmd_req)(struct pm8001_hba_info *pm8001_ha, void *payload);
  206. int (*fw_flash_update_req)(struct pm8001_hba_info *pm8001_ha,
  207. void *payload);
  208. int (*set_dev_state_req)(struct pm8001_hba_info *pm8001_ha,
  209. struct pm8001_device *pm8001_dev, u32 state);
  210. int (*sas_diag_start_end_req)(struct pm8001_hba_info *pm8001_ha,
  211. u32 state);
  212. int (*sas_diag_execute_req)(struct pm8001_hba_info *pm8001_ha,
  213. u32 state);
  214. int (*sas_re_init_req)(struct pm8001_hba_info *pm8001_ha);
  215. };
  216. struct pm8001_chip_info {
  217. u32 encrypt;
  218. u32 n_phy;
  219. const struct pm8001_dispatch *dispatch;
  220. };
  221. #define PM8001_CHIP_DISP (pm8001_ha->chip->dispatch)
  222. struct pm8001_port {
  223. struct asd_sas_port sas_port;
  224. u8 port_attached;
  225. u16 wide_port_phymap;
  226. u8 port_state;
  227. struct list_head list;
  228. };
  229. struct pm8001_phy {
  230. struct pm8001_hba_info *pm8001_ha;
  231. struct pm8001_port *port;
  232. struct asd_sas_phy sas_phy;
  233. struct sas_identify identify;
  234. struct scsi_device *sdev;
  235. u64 dev_sas_addr;
  236. u32 phy_type;
  237. struct completion *enable_completion;
  238. u32 frame_rcvd_size;
  239. u8 frame_rcvd[32];
  240. u8 phy_attached;
  241. u8 phy_state;
  242. enum sas_linkrate minimum_linkrate;
  243. enum sas_linkrate maximum_linkrate;
  244. };
  245. struct pm8001_device {
  246. enum sas_device_type dev_type;
  247. struct domain_device *sas_device;
  248. u32 attached_phy;
  249. u32 id;
  250. struct completion *dcompletion;
  251. struct completion *setds_completion;
  252. u32 device_id;
  253. u32 running_req;
  254. };
  255. struct pm8001_prd_imt {
  256. __le32 len;
  257. __le32 e;
  258. };
  259. struct pm8001_prd {
  260. __le64 addr; /* 64-bit buffer address */
  261. struct pm8001_prd_imt im_len; /* 64-bit length */
  262. } __attribute__ ((packed));
  263. /*
  264. * CCB(Command Control Block)
  265. */
  266. struct pm8001_ccb_info {
  267. struct list_head entry;
  268. struct sas_task *task;
  269. u32 n_elem;
  270. u32 ccb_tag;
  271. dma_addr_t ccb_dma_handle;
  272. struct pm8001_device *device;
  273. struct pm8001_prd buf_prd[PM8001_MAX_DMA_SG];
  274. struct fw_control_ex *fw_control_context;
  275. u8 open_retry;
  276. };
  277. struct mpi_mem {
  278. void *virt_ptr;
  279. dma_addr_t phys_addr;
  280. u32 phys_addr_hi;
  281. u32 phys_addr_lo;
  282. u32 total_len;
  283. u32 num_elements;
  284. u32 element_size;
  285. u32 alignment;
  286. };
  287. struct mpi_mem_req {
  288. /* The number of element in the mpiMemory array */
  289. u32 count;
  290. /* The array of structures that define memroy regions*/
  291. struct mpi_mem region[USI_MAX_MEMCNT];
  292. };
  293. struct encrypt {
  294. u32 cipher_mode;
  295. u32 sec_mode;
  296. u32 status;
  297. u32 flag;
  298. };
  299. struct sas_phy_attribute_table {
  300. u32 phystart1_16[16];
  301. u32 outbound_hw_event_pid1_16[16];
  302. };
  303. union main_cfg_table {
  304. struct {
  305. u32 signature;
  306. u32 interface_rev;
  307. u32 firmware_rev;
  308. u32 max_out_io;
  309. u32 max_sgl;
  310. u32 ctrl_cap_flag;
  311. u32 gst_offset;
  312. u32 inbound_queue_offset;
  313. u32 outbound_queue_offset;
  314. u32 inbound_q_nppd_hppd;
  315. u32 outbound_hw_event_pid0_3;
  316. u32 outbound_hw_event_pid4_7;
  317. u32 outbound_ncq_event_pid0_3;
  318. u32 outbound_ncq_event_pid4_7;
  319. u32 outbound_tgt_ITNexus_event_pid0_3;
  320. u32 outbound_tgt_ITNexus_event_pid4_7;
  321. u32 outbound_tgt_ssp_event_pid0_3;
  322. u32 outbound_tgt_ssp_event_pid4_7;
  323. u32 outbound_tgt_smp_event_pid0_3;
  324. u32 outbound_tgt_smp_event_pid4_7;
  325. u32 upper_event_log_addr;
  326. u32 lower_event_log_addr;
  327. u32 event_log_size;
  328. u32 event_log_option;
  329. u32 upper_iop_event_log_addr;
  330. u32 lower_iop_event_log_addr;
  331. u32 iop_event_log_size;
  332. u32 iop_event_log_option;
  333. u32 fatal_err_interrupt;
  334. u32 fatal_err_dump_offset0;
  335. u32 fatal_err_dump_length0;
  336. u32 fatal_err_dump_offset1;
  337. u32 fatal_err_dump_length1;
  338. u32 hda_mode_flag;
  339. u32 anolog_setup_table_offset;
  340. u32 rsvd[4];
  341. } pm8001_tbl;
  342. struct {
  343. u32 signature;
  344. u32 interface_rev;
  345. u32 firmware_rev;
  346. u32 max_out_io;
  347. u32 max_sgl;
  348. u32 ctrl_cap_flag;
  349. u32 gst_offset;
  350. u32 inbound_queue_offset;
  351. u32 outbound_queue_offset;
  352. u32 inbound_q_nppd_hppd;
  353. u32 rsvd[8];
  354. u32 crc_core_dump;
  355. u32 rsvd1;
  356. u32 upper_event_log_addr;
  357. u32 lower_event_log_addr;
  358. u32 event_log_size;
  359. u32 event_log_severity;
  360. u32 upper_pcs_event_log_addr;
  361. u32 lower_pcs_event_log_addr;
  362. u32 pcs_event_log_size;
  363. u32 pcs_event_log_severity;
  364. u32 fatal_err_interrupt;
  365. u32 fatal_err_dump_offset0;
  366. u32 fatal_err_dump_length0;
  367. u32 fatal_err_dump_offset1;
  368. u32 fatal_err_dump_length1;
  369. u32 gpio_led_mapping;
  370. u32 analog_setup_table_offset;
  371. u32 int_vec_table_offset;
  372. u32 phy_attr_table_offset;
  373. u32 port_recovery_timer;
  374. u32 interrupt_reassertion_delay;
  375. u32 fatal_n_non_fatal_dump; /* 0x28 */
  376. } pm80xx_tbl;
  377. };
  378. union general_status_table {
  379. struct {
  380. u32 gst_len_mpistate;
  381. u32 iq_freeze_state0;
  382. u32 iq_freeze_state1;
  383. u32 msgu_tcnt;
  384. u32 iop_tcnt;
  385. u32 rsvd;
  386. u32 phy_state[8];
  387. u32 gpio_input_val;
  388. u32 rsvd1[2];
  389. u32 recover_err_info[8];
  390. } pm8001_tbl;
  391. struct {
  392. u32 gst_len_mpistate;
  393. u32 iq_freeze_state0;
  394. u32 iq_freeze_state1;
  395. u32 msgu_tcnt;
  396. u32 iop_tcnt;
  397. u32 rsvd[9];
  398. u32 gpio_input_val;
  399. u32 rsvd1[2];
  400. u32 recover_err_info[8];
  401. } pm80xx_tbl;
  402. };
  403. struct inbound_queue_table {
  404. u32 element_pri_size_cnt;
  405. u32 upper_base_addr;
  406. u32 lower_base_addr;
  407. u32 ci_upper_base_addr;
  408. u32 ci_lower_base_addr;
  409. u32 pi_pci_bar;
  410. u32 pi_offset;
  411. u32 total_length;
  412. void *base_virt;
  413. void *ci_virt;
  414. u32 reserved;
  415. __le32 consumer_index;
  416. u32 producer_idx;
  417. };
  418. struct outbound_queue_table {
  419. u32 element_size_cnt;
  420. u32 upper_base_addr;
  421. u32 lower_base_addr;
  422. void *base_virt;
  423. u32 pi_upper_base_addr;
  424. u32 pi_lower_base_addr;
  425. u32 ci_pci_bar;
  426. u32 ci_offset;
  427. u32 total_length;
  428. void *pi_virt;
  429. u32 interrup_vec_cnt_delay;
  430. u32 dinterrup_to_pci_offset;
  431. __le32 producer_index;
  432. u32 consumer_idx;
  433. };
  434. struct pm8001_hba_memspace {
  435. void __iomem *memvirtaddr;
  436. u64 membase;
  437. u32 memsize;
  438. };
  439. struct isr_param {
  440. struct pm8001_hba_info *drv_inst;
  441. u32 irq_id;
  442. };
  443. struct pm8001_hba_info {
  444. char name[PM8001_NAME_LENGTH];
  445. struct list_head list;
  446. unsigned long flags;
  447. spinlock_t lock;/* host-wide lock */
  448. spinlock_t bitmap_lock;
  449. struct pci_dev *pdev;/* our device */
  450. struct device *dev;
  451. struct pm8001_hba_memspace io_mem[6];
  452. struct mpi_mem_req memoryMap;
  453. struct encrypt encrypt_info; /* support encryption */
  454. struct forensic_data forensic_info;
  455. u32 fatal_bar_loc;
  456. u32 forensic_last_offset;
  457. u32 fatal_forensic_shift_offset;
  458. u32 forensic_fatal_step;
  459. u32 evtlog_ib_offset;
  460. u32 evtlog_ob_offset;
  461. void __iomem *msg_unit_tbl_addr;/*Message Unit Table Addr*/
  462. void __iomem *main_cfg_tbl_addr;/*Main Config Table Addr*/
  463. void __iomem *general_stat_tbl_addr;/*General Status Table Addr*/
  464. void __iomem *inbnd_q_tbl_addr;/*Inbound Queue Config Table Addr*/
  465. void __iomem *outbnd_q_tbl_addr;/*Outbound Queue Config Table Addr*/
  466. void __iomem *pspa_q_tbl_addr;
  467. /*MPI SAS PHY attributes Queue Config Table Addr*/
  468. void __iomem *ivt_tbl_addr; /*MPI IVT Table Addr */
  469. void __iomem *fatal_tbl_addr; /*MPI IVT Table Addr */
  470. union main_cfg_table main_cfg_tbl;
  471. union general_status_table gs_tbl;
  472. struct inbound_queue_table inbnd_q_tbl[PM8001_MAX_SPCV_INB_NUM];
  473. struct outbound_queue_table outbnd_q_tbl[PM8001_MAX_SPCV_OUTB_NUM];
  474. struct sas_phy_attribute_table phy_attr_table;
  475. /* MPI SAS PHY attributes */
  476. u8 sas_addr[SAS_ADDR_SIZE];
  477. struct sas_ha_struct *sas;/* SCSI/SAS glue */
  478. struct Scsi_Host *shost;
  479. u32 chip_id;
  480. const struct pm8001_chip_info *chip;
  481. struct completion *nvmd_completion;
  482. int tags_num;
  483. unsigned long *tags;
  484. struct pm8001_phy phy[PM8001_MAX_PHYS];
  485. struct pm8001_port port[PM8001_MAX_PHYS];
  486. u32 id;
  487. u32 irq;
  488. u32 iomb_size; /* SPC and SPCV IOMB size */
  489. struct pm8001_device *devices;
  490. struct pm8001_ccb_info *ccb_info;
  491. #ifdef PM8001_USE_MSIX
  492. struct msix_entry msix_entries[PM8001_MAX_MSIX_VEC];
  493. /*for msi-x interrupt*/
  494. int number_of_intr;/*will be used in remove()*/
  495. #endif
  496. #ifdef PM8001_USE_TASKLET
  497. struct tasklet_struct tasklet[PM8001_MAX_MSIX_VEC];
  498. #endif
  499. u32 logging_level;
  500. u32 fw_status;
  501. u32 smp_exp_mode;
  502. const struct firmware *fw_image;
  503. struct isr_param irq_vector[PM8001_MAX_MSIX_VEC];
  504. };
  505. struct pm8001_work {
  506. struct work_struct work;
  507. struct pm8001_hba_info *pm8001_ha;
  508. void *data;
  509. int handler;
  510. };
  511. struct pm8001_fw_image_header {
  512. u8 vender_id[8];
  513. u8 product_id;
  514. u8 hardware_rev;
  515. u8 dest_partition;
  516. u8 reserved;
  517. u8 fw_rev[4];
  518. __be32 image_length;
  519. __be32 image_crc;
  520. __be32 startup_entry;
  521. } __attribute__((packed, aligned(4)));
  522. /**
  523. * FW Flash Update status values
  524. */
  525. #define FLASH_UPDATE_COMPLETE_PENDING_REBOOT 0x00
  526. #define FLASH_UPDATE_IN_PROGRESS 0x01
  527. #define FLASH_UPDATE_HDR_ERR 0x02
  528. #define FLASH_UPDATE_OFFSET_ERR 0x03
  529. #define FLASH_UPDATE_CRC_ERR 0x04
  530. #define FLASH_UPDATE_LENGTH_ERR 0x05
  531. #define FLASH_UPDATE_HW_ERR 0x06
  532. #define FLASH_UPDATE_DNLD_NOT_SUPPORTED 0x10
  533. #define FLASH_UPDATE_DISABLED 0x11
  534. #define NCQ_READ_LOG_FLAG 0x80000000
  535. #define NCQ_ABORT_ALL_FLAG 0x40000000
  536. #define NCQ_2ND_RLE_FLAG 0x20000000
  537. /* Device states */
  538. #define DS_OPERATIONAL 0x01
  539. #define DS_PORT_IN_RESET 0x02
  540. #define DS_IN_RECOVERY 0x03
  541. #define DS_IN_ERROR 0x04
  542. #define DS_NON_OPERATIONAL 0x07
  543. /**
  544. * brief param structure for firmware flash update.
  545. */
  546. struct fw_flash_updata_info {
  547. u32 cur_image_offset;
  548. u32 cur_image_len;
  549. u32 total_image_len;
  550. struct pm8001_prd sgl;
  551. };
  552. struct fw_control_info {
  553. u32 retcode;/*ret code (status)*/
  554. u32 phase;/*ret code phase*/
  555. u32 phaseCmplt;/*percent complete for the current
  556. update phase */
  557. u32 version;/*Hex encoded firmware version number*/
  558. u32 offset;/*Used for downloading firmware */
  559. u32 len; /*len of buffer*/
  560. u32 size;/* Used in OS VPD and Trace get size
  561. operations.*/
  562. u32 reserved;/* padding required for 64 bit
  563. alignment */
  564. u8 buffer[1];/* Start of buffer */
  565. };
  566. struct fw_control_ex {
  567. struct fw_control_info *fw_control;
  568. void *buffer;/* keep buffer pointer to be
  569. freed when the response comes*/
  570. void *virtAddr;/* keep virtual address of the data */
  571. void *usrAddr;/* keep virtual address of the
  572. user data */
  573. dma_addr_t phys_addr;
  574. u32 len; /* len of buffer */
  575. void *payload; /* pointer to IOCTL Payload */
  576. u8 inProgress;/*if 1 - the IOCTL request is in
  577. progress */
  578. void *param1;
  579. void *param2;
  580. void *param3;
  581. };
  582. /* pm8001 workqueue */
  583. extern struct workqueue_struct *pm8001_wq;
  584. /******************** function prototype *********************/
  585. int pm8001_tag_alloc(struct pm8001_hba_info *pm8001_ha, u32 *tag_out);
  586. void pm8001_tag_init(struct pm8001_hba_info *pm8001_ha);
  587. u32 pm8001_get_ncq_tag(struct sas_task *task, u32 *tag);
  588. void pm8001_ccb_task_free(struct pm8001_hba_info *pm8001_ha,
  589. struct sas_task *task, struct pm8001_ccb_info *ccb, u32 ccb_idx);
  590. int pm8001_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
  591. void *funcdata);
  592. void pm8001_scan_start(struct Scsi_Host *shost);
  593. int pm8001_scan_finished(struct Scsi_Host *shost, unsigned long time);
  594. int pm8001_queue_command(struct sas_task *task, gfp_t gfp_flags);
  595. int pm8001_abort_task(struct sas_task *task);
  596. int pm8001_abort_task_set(struct domain_device *dev, u8 *lun);
  597. int pm8001_clear_aca(struct domain_device *dev, u8 *lun);
  598. int pm8001_clear_task_set(struct domain_device *dev, u8 *lun);
  599. int pm8001_dev_found(struct domain_device *dev);
  600. void pm8001_dev_gone(struct domain_device *dev);
  601. int pm8001_lu_reset(struct domain_device *dev, u8 *lun);
  602. int pm8001_I_T_nexus_reset(struct domain_device *dev);
  603. int pm8001_I_T_nexus_event_handler(struct domain_device *dev);
  604. int pm8001_query_task(struct sas_task *task);
  605. void pm8001_open_reject_retry(
  606. struct pm8001_hba_info *pm8001_ha,
  607. struct sas_task *task_to_close,
  608. struct pm8001_device *device_to_close);
  609. int pm8001_mem_alloc(struct pci_dev *pdev, void **virt_addr,
  610. dma_addr_t *pphys_addr, u32 *pphys_addr_hi, u32 *pphys_addr_lo,
  611. u32 mem_size, u32 align);
  612. void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha);
  613. int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  614. struct inbound_queue_table *circularQ,
  615. u32 opCode, void *payload, u32 responseQueue);
  616. int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
  617. u16 messageSize, void **messagePtr);
  618. u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  619. struct outbound_queue_table *circularQ, u8 bc);
  620. u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  621. struct outbound_queue_table *circularQ,
  622. void **messagePtr1, u8 *pBC);
  623. int pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  624. struct pm8001_device *pm8001_dev, u32 state);
  625. int pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  626. void *payload);
  627. int pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  628. void *fw_flash_updata_info, u32 tag);
  629. int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha, void *payload);
  630. int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha, void *payload);
  631. int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  632. struct pm8001_ccb_info *ccb,
  633. struct pm8001_tmf_task *tmf);
  634. int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  635. struct pm8001_device *pm8001_dev,
  636. u8 flag, u32 task_tag, u32 cmd_tag);
  637. int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha, u32 device_id);
  638. void pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd);
  639. void pm8001_work_fn(struct work_struct *work);
  640. int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha,
  641. void *data, int handler);
  642. void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
  643. void *piomb);
  644. void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha,
  645. void *piomb);
  646. void pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha,
  647. void *piomb);
  648. int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha,
  649. void *piomb);
  650. void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate);
  651. void pm8001_get_attached_sas_addr(struct pm8001_phy *phy, u8 *sas_addr);
  652. void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i);
  653. int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb);
  654. int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb);
  655. int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
  656. void *piomb);
  657. int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb);
  658. int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb);
  659. struct sas_task *pm8001_alloc_task(void);
  660. void pm8001_task_done(struct sas_task *task);
  661. void pm8001_free_task(struct sas_task *task);
  662. void pm8001_tag_free(struct pm8001_hba_info *pm8001_ha, u32 tag);
  663. struct pm8001_device *pm8001_find_dev(struct pm8001_hba_info *pm8001_ha,
  664. u32 device_id);
  665. int pm80xx_set_thermal_config(struct pm8001_hba_info *pm8001_ha);
  666. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue);
  667. void pm8001_set_phy_profile(struct pm8001_hba_info *pm8001_ha,
  668. u32 length, u8 *buf);
  669. void pm8001_set_phy_profile_single(struct pm8001_hba_info *pm8001_ha,
  670. u32 phy, u32 length, u32 *buf);
  671. int pm80xx_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue);
  672. ssize_t pm80xx_get_fatal_dump(struct device *cdev,
  673. struct device_attribute *attr, char *buf);
  674. ssize_t pm8001_get_gsm_dump(struct device *cdev, u32, char *buf);
  675. /* ctl shared API */
  676. extern struct device_attribute *pm8001_host_attrs[];
  677. static inline void
  678. pm8001_ccb_task_free_done(struct pm8001_hba_info *pm8001_ha,
  679. struct sas_task *task, struct pm8001_ccb_info *ccb,
  680. u32 ccb_idx)
  681. {
  682. pm8001_ccb_task_free(pm8001_ha, task, ccb, ccb_idx);
  683. smp_mb(); /*in order to force CPU ordering*/
  684. spin_unlock(&pm8001_ha->lock);
  685. task->task_done(task);
  686. spin_lock(&pm8001_ha->lock);
  687. }
  688. #endif