nsp32.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * Workbit NinjaSCSI-32Bi/UDE PCI/CardBus SCSI Host Bus Adapter driver
  3. * Basic data header
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2, or (at your option)
  8. * any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #ifndef _NSP32_H
  16. #define _NSP32_H
  17. //#define NSP32_DEBUG 9
  18. /*
  19. * VENDOR/DEVICE ID
  20. */
  21. #define PCI_VENDOR_ID_IODATA 0x10fc
  22. #define PCI_VENDOR_ID_WORKBIT 0x1145
  23. #define PCI_DEVICE_ID_NINJASCSI_32BI_CBSC_II 0x0005
  24. #define PCI_DEVICE_ID_NINJASCSI_32BI_KME 0xf007
  25. #define PCI_DEVICE_ID_NINJASCSI_32BI_WBT 0x8007
  26. #define PCI_DEVICE_ID_WORKBIT_STANDARD 0xf010
  27. #define PCI_DEVICE_ID_WORKBIT_DUALEDGE 0xf011
  28. #define PCI_DEVICE_ID_NINJASCSI_32BI_LOGITEC 0xf012
  29. #define PCI_DEVICE_ID_NINJASCSI_32BIB_LOGITEC 0xf013
  30. #define PCI_DEVICE_ID_NINJASCSI_32UDE_MELCO 0xf015
  31. #define PCI_DEVICE_ID_NINJASCSI_32UDE_MELCO_II 0x8009
  32. /*
  33. * MODEL
  34. */
  35. enum {
  36. MODEL_IODATA = 0,
  37. MODEL_KME = 1,
  38. MODEL_WORKBIT = 2,
  39. MODEL_LOGITEC = 3,
  40. MODEL_PCI_WORKBIT = 4,
  41. MODEL_PCI_LOGITEC = 5,
  42. MODEL_PCI_MELCO = 6,
  43. };
  44. static char * nsp32_model[] = {
  45. "I-O DATA CBSC-II CardBus card",
  46. "KME SCSI CardBus card",
  47. "Workbit duo SCSI CardBus card",
  48. "Logitec CardBus card with external ROM",
  49. "Workbit / I-O DATA PCI card",
  50. "Logitec PCI card with external ROM",
  51. "Melco CardBus/PCI card with external ROM",
  52. };
  53. /*
  54. * SCSI Generic Definitions
  55. */
  56. #define EXTENDED_SDTR_LEN 0x03
  57. /* Little Endian */
  58. typedef u32 u32_le;
  59. typedef u16 u16_le;
  60. /*
  61. * BASIC Definitions
  62. */
  63. #ifndef TRUE
  64. # define TRUE 1
  65. #endif
  66. #ifndef FALSE
  67. # define FALSE 0
  68. #endif
  69. #define ASSERT 1
  70. #define NEGATE 0
  71. /*******************/
  72. /* normal register */
  73. /*******************/
  74. /*
  75. * Don't access below register with Double Word:
  76. * +00, +04, +08, +0c, +64, +80, +84, +88, +90, +c4, +c8, +cc, +d0.
  77. */
  78. #define IRQ_CONTROL 0x00 /* BASE+00, W, W */
  79. #define IRQ_STATUS 0x00 /* BASE+00, W, R */
  80. # define IRQSTATUS_LATCHED_MSG BIT(0)
  81. # define IRQSTATUS_LATCHED_IO BIT(1)
  82. # define IRQSTATUS_LATCHED_CD BIT(2)
  83. # define IRQSTATUS_LATCHED_BUS_FREE BIT(3)
  84. # define IRQSTATUS_RESELECT_OCCUER BIT(4)
  85. # define IRQSTATUS_PHASE_CHANGE_IRQ BIT(5)
  86. # define IRQSTATUS_SCSIRESET_IRQ BIT(6)
  87. # define IRQSTATUS_TIMER_IRQ BIT(7)
  88. # define IRQSTATUS_FIFO_SHLD_IRQ BIT(8)
  89. # define IRQSTATUS_PCI_IRQ BIT(9)
  90. # define IRQSTATUS_BMCNTERR_IRQ BIT(10)
  91. # define IRQSTATUS_AUTOSCSI_IRQ BIT(11)
  92. # define PCI_IRQ_MASK BIT(12)
  93. # define TIMER_IRQ_MASK BIT(13)
  94. # define FIFO_IRQ_MASK BIT(14)
  95. # define SCSI_IRQ_MASK BIT(15)
  96. # define IRQ_CONTROL_ALL_IRQ_MASK (PCI_IRQ_MASK | \
  97. TIMER_IRQ_MASK | \
  98. FIFO_IRQ_MASK | \
  99. SCSI_IRQ_MASK )
  100. # define IRQSTATUS_ANY_IRQ (IRQSTATUS_RESELECT_OCCUER | \
  101. IRQSTATUS_PHASE_CHANGE_IRQ | \
  102. IRQSTATUS_SCSIRESET_IRQ | \
  103. IRQSTATUS_TIMER_IRQ | \
  104. IRQSTATUS_FIFO_SHLD_IRQ | \
  105. IRQSTATUS_PCI_IRQ | \
  106. IRQSTATUS_BMCNTERR_IRQ | \
  107. IRQSTATUS_AUTOSCSI_IRQ )
  108. #define TRANSFER_CONTROL 0x02 /* BASE+02, W, W */
  109. #define TRANSFER_STATUS 0x02 /* BASE+02, W, R */
  110. # define CB_MMIO_MODE BIT(0)
  111. # define CB_IO_MODE BIT(1)
  112. # define BM_TEST BIT(2)
  113. # define BM_TEST_DIR BIT(3)
  114. # define DUAL_EDGE_ENABLE BIT(4)
  115. # define NO_TRANSFER_TO_HOST BIT(5)
  116. # define TRANSFER_GO BIT(7)
  117. # define BLIEND_MODE BIT(8)
  118. # define BM_START BIT(9)
  119. # define ADVANCED_BM_WRITE BIT(10)
  120. # define BM_SINGLE_MODE BIT(11)
  121. # define FIFO_TRUE_FULL BIT(12)
  122. # define FIFO_TRUE_EMPTY BIT(13)
  123. # define ALL_COUNTER_CLR BIT(14)
  124. # define FIFOTEST BIT(15)
  125. #define INDEX_REG 0x04 /* BASE+04, Byte(R/W), Word(R) */
  126. #define TIMER_SET 0x06 /* BASE+06, W, R/W */
  127. # define TIMER_CNT_MASK (0xff)
  128. # define TIMER_STOP BIT(8)
  129. #define DATA_REG_LOW 0x08 /* BASE+08, LowW, R/W */
  130. #define DATA_REG_HI 0x0a /* BASE+0a, Hi-W, R/W */
  131. #define FIFO_REST_CNT 0x0c /* BASE+0c, W, R/W */
  132. # define FIFO_REST_MASK 0x1ff
  133. # define FIFO_EMPTY_SHLD_FLAG BIT(14)
  134. # define FIFO_FULL_SHLD_FLAG BIT(15)
  135. #define SREQ_SMPL_RATE 0x0f /* BASE+0f, B, R/W */
  136. # define SREQSMPLRATE_RATE0 BIT(0)
  137. # define SREQSMPLRATE_RATE1 BIT(1)
  138. # define SAMPLING_ENABLE BIT(2)
  139. # define SMPL_40M (0) /* 40MHz: 0-100ns/period */
  140. # define SMPL_20M (SREQSMPLRATE_RATE0) /* 20MHz: 100-200ns/period */
  141. # define SMPL_10M (SREQSMPLRATE_RATE1) /* 10Mhz: 200- ns/period */
  142. #define SCSI_BUS_CONTROL 0x10 /* BASE+10, B, R/W */
  143. # define BUSCTL_SEL BIT(0)
  144. # define BUSCTL_RST BIT(1)
  145. # define BUSCTL_DATAOUT_ENB BIT(2)
  146. # define BUSCTL_ATN BIT(3)
  147. # define BUSCTL_ACK BIT(4)
  148. # define BUSCTL_BSY BIT(5)
  149. # define AUTODIRECTION BIT(6)
  150. # define ACKENB BIT(7)
  151. #define CLR_COUNTER 0x12 /* BASE+12, B, W */
  152. # define ACK_COUNTER_CLR BIT(0)
  153. # define SREQ_COUNTER_CLR BIT(1)
  154. # define FIFO_HOST_POINTER_CLR BIT(2)
  155. # define FIFO_REST_COUNT_CLR BIT(3)
  156. # define BM_COUNTER_CLR BIT(4)
  157. # define SAVED_ACK_CLR BIT(5)
  158. # define CLRCOUNTER_ALLMASK (ACK_COUNTER_CLR | \
  159. SREQ_COUNTER_CLR | \
  160. FIFO_HOST_POINTER_CLR | \
  161. FIFO_REST_COUNT_CLR | \
  162. BM_COUNTER_CLR | \
  163. SAVED_ACK_CLR )
  164. #define SCSI_BUS_MONITOR 0x12 /* BASE+12, B, R */
  165. # define BUSMON_MSG BIT(0)
  166. # define BUSMON_IO BIT(1)
  167. # define BUSMON_CD BIT(2)
  168. # define BUSMON_BSY BIT(3)
  169. # define BUSMON_ACK BIT(4)
  170. # define BUSMON_REQ BIT(5)
  171. # define BUSMON_SEL BIT(6)
  172. # define BUSMON_ATN BIT(7)
  173. #define COMMAND_DATA 0x14 /* BASE+14, B, R/W */
  174. #define PARITY_CONTROL 0x16 /* BASE+16, B, W */
  175. # define PARITY_CHECK_ENABLE BIT(0)
  176. # define PARITY_ERROR_CLEAR BIT(1)
  177. #define PARITY_STATUS 0x16 /* BASE+16, B, R */
  178. //# define PARITY_CHECK_ENABLE BIT(0)
  179. # define PARITY_ERROR_NORMAL BIT(1)
  180. # define PARITY_ERROR_LSB BIT(1)
  181. # define PARITY_ERROR_MSB BIT(2)
  182. #define RESELECT_ID 0x18 /* BASE+18, B, R */
  183. #define COMMAND_CONTROL 0x18 /* BASE+18, W, W */
  184. # define CLEAR_CDB_FIFO_POINTER BIT(0)
  185. # define AUTO_COMMAND_PHASE BIT(1)
  186. # define AUTOSCSI_START BIT(2)
  187. # define AUTOSCSI_RESTART BIT(3)
  188. # define AUTO_PARAMETER BIT(4)
  189. # define AUTO_ATN BIT(5)
  190. # define AUTO_MSGIN_00_OR_04 BIT(6)
  191. # define AUTO_MSGIN_02 BIT(7)
  192. # define AUTO_MSGIN_03 BIT(8)
  193. #define SET_ARBIT 0x1a /* BASE+1a, B, W */
  194. # define ARBIT_GO BIT(0)
  195. # define ARBIT_CLEAR BIT(1)
  196. #define ARBIT_STATUS 0x1a /* BASE+1a, B, R */
  197. //# define ARBIT_GO BIT(0)
  198. # define ARBIT_WIN BIT(1)
  199. # define ARBIT_FAIL BIT(2)
  200. # define AUTO_PARAMETER_VALID BIT(3)
  201. # define SGT_VALID BIT(4)
  202. #define SYNC_REG 0x1c /* BASE+1c, B, R/W */
  203. #define ACK_WIDTH 0x1d /* BASE+1d, B, R/W */
  204. #define SCSI_DATA_WITH_ACK 0x20 /* BASE+20, B, R/W */
  205. #define SCSI_OUT_LATCH_TARGET_ID 0x22 /* BASE+22, B, W */
  206. #define SCSI_DATA_IN 0x22 /* BASE+22, B, R */
  207. #define SCAM_CONTROL 0x24 /* BASE+24, B, W */
  208. #define SCAM_STATUS 0x24 /* BASE+24, B, R */
  209. # define SCAM_MSG BIT(0)
  210. # define SCAM_IO BIT(1)
  211. # define SCAM_CD BIT(2)
  212. # define SCAM_BSY BIT(3)
  213. # define SCAM_SEL BIT(4)
  214. # define SCAM_XFEROK BIT(5)
  215. #define SCAM_DATA 0x26 /* BASE+26, B, R/W */
  216. # define SD0 BIT(0)
  217. # define SD1 BIT(1)
  218. # define SD2 BIT(2)
  219. # define SD3 BIT(3)
  220. # define SD4 BIT(4)
  221. # define SD5 BIT(5)
  222. # define SD6 BIT(6)
  223. # define SD7 BIT(7)
  224. #define SACK_CNT 0x28 /* BASE+28, DW, R/W */
  225. #define SREQ_CNT 0x2c /* BASE+2c, DW, R/W */
  226. #define FIFO_DATA_LOW 0x30 /* BASE+30, B/W/DW, R/W */
  227. #define FIFO_DATA_HIGH 0x32 /* BASE+32, B/W, R/W */
  228. #define BM_START_ADR 0x34 /* BASE+34, DW, R/W */
  229. #define BM_CNT 0x38 /* BASE+38, DW, R/W */
  230. # define BM_COUNT_MASK 0x0001ffffUL
  231. # define SGTEND BIT(31) /* Last SGT marker */
  232. #define SGT_ADR 0x3c /* BASE+3c, DW, R/W */
  233. #define WAIT_REG 0x40 /* Bi only */
  234. #define SCSI_EXECUTE_PHASE 0x40 /* BASE+40, W, R */
  235. # define COMMAND_PHASE BIT(0)
  236. # define DATA_IN_PHASE BIT(1)
  237. # define DATA_OUT_PHASE BIT(2)
  238. # define MSGOUT_PHASE BIT(3)
  239. # define STATUS_PHASE BIT(4)
  240. # define ILLEGAL_PHASE BIT(5)
  241. # define BUS_FREE_OCCUER BIT(6)
  242. # define MSG_IN_OCCUER BIT(7)
  243. # define MSG_OUT_OCCUER BIT(8)
  244. # define SELECTION_TIMEOUT BIT(9)
  245. # define MSGIN_00_VALID BIT(10)
  246. # define MSGIN_02_VALID BIT(11)
  247. # define MSGIN_03_VALID BIT(12)
  248. # define MSGIN_04_VALID BIT(13)
  249. # define AUTOSCSI_BUSY BIT(15)
  250. #define SCSI_CSB_IN 0x42 /* BASE+42, B, R */
  251. #define SCSI_MSG_OUT 0x44 /* BASE+44, DW, R/W */
  252. # define MSGOUT_COUNT_MASK (BIT(0)|BIT(1))
  253. # define MV_VALID BIT(7)
  254. #define SEL_TIME_OUT 0x48 /* BASE+48, W, R/W */
  255. #define SAVED_SACK_CNT 0x4c /* BASE+4c, DW, R */
  256. #define HTOSDATADELAY 0x50 /* BASE+50, B, R/W */
  257. #define STOHDATADELAY 0x54 /* BASE+54, B, R/W */
  258. #define ACKSUMCHECKRD 0x58 /* BASE+58, W, R */
  259. #define REQSUMCHECKRD 0x5c /* BASE+5c, W, R */
  260. /********************/
  261. /* indexed register */
  262. /********************/
  263. #define CLOCK_DIV 0x00 /* BASE+08, IDX+00, B, R/W */
  264. # define CLOCK_2 BIT(0) /* MCLK/2 */
  265. # define CLOCK_4 BIT(1) /* MCLK/4 */
  266. # define PCICLK BIT(7) /* PCICLK (33MHz) */
  267. #define TERM_PWR_CONTROL 0x01 /* BASE+08, IDX+01, B, R/W */
  268. # define BPWR BIT(0)
  269. # define SENSE BIT(1) /* Read Only */
  270. #define EXT_PORT_DDR 0x02 /* BASE+08, IDX+02, B, R/W */
  271. #define EXT_PORT 0x03 /* BASE+08, IDX+03, B, R/W */
  272. # define LED_ON (0)
  273. # define LED_OFF BIT(0)
  274. #define IRQ_SELECT 0x04 /* BASE+08, IDX+04, W, R/W */
  275. # define IRQSELECT_RESELECT_IRQ BIT(0)
  276. # define IRQSELECT_PHASE_CHANGE_IRQ BIT(1)
  277. # define IRQSELECT_SCSIRESET_IRQ BIT(2)
  278. # define IRQSELECT_TIMER_IRQ BIT(3)
  279. # define IRQSELECT_FIFO_SHLD_IRQ BIT(4)
  280. # define IRQSELECT_TARGET_ABORT_IRQ BIT(5)
  281. # define IRQSELECT_MASTER_ABORT_IRQ BIT(6)
  282. # define IRQSELECT_SERR_IRQ BIT(7)
  283. # define IRQSELECT_PERR_IRQ BIT(8)
  284. # define IRQSELECT_BMCNTERR_IRQ BIT(9)
  285. # define IRQSELECT_AUTO_SCSI_SEQ_IRQ BIT(10)
  286. #define OLD_SCSI_PHASE 0x05 /* BASE+08, IDX+05, B, R */
  287. # define OLD_MSG BIT(0)
  288. # define OLD_IO BIT(1)
  289. # define OLD_CD BIT(2)
  290. # define OLD_BUSY BIT(3)
  291. #define FIFO_FULL_SHLD_COUNT 0x06 /* BASE+08, IDX+06, B, R/W */
  292. #define FIFO_EMPTY_SHLD_COUNT 0x07 /* BASE+08, IDX+07, B, R/W */
  293. #define EXP_ROM_CONTROL 0x08 /* BASE+08, IDX+08, B, R/W */ /* external ROM control */
  294. # define ROM_WRITE_ENB BIT(0)
  295. # define IO_ACCESS_ENB BIT(1)
  296. # define ROM_ADR_CLEAR BIT(2)
  297. #define EXP_ROM_ADR 0x09 /* BASE+08, IDX+09, W, R/W */
  298. #define EXP_ROM_DATA 0x0a /* BASE+08, IDX+0a, B, R/W */
  299. #define CHIP_MODE 0x0b /* BASE+08, IDX+0b, B, R */ /* NinjaSCSI-32Bi only */
  300. # define OEM0 BIT(1) /* OEM select */ /* 00=I-O DATA, 01=KME, 10=Workbit, 11=Ext ROM */
  301. # define OEM1 BIT(2) /* OEM select */
  302. # define OPTB BIT(3) /* KME mode select */
  303. # define OPTC BIT(4) /* KME mode select */
  304. # define OPTD BIT(5) /* KME mode select */
  305. # define OPTE BIT(6) /* KME mode select */
  306. # define OPTF BIT(7) /* Power management */
  307. #define MISC_WR 0x0c /* BASE+08, IDX+0c, W, R/W */
  308. #define MISC_RD 0x0c
  309. # define SCSI_DIRECTION_DETECTOR_SELECT BIT(0)
  310. # define SCSI2_HOST_DIRECTION_VALID BIT(1) /* Read only */
  311. # define HOST2_SCSI_DIRECTION_VALID BIT(2) /* Read only */
  312. # define DELAYED_BMSTART BIT(3)
  313. # define MASTER_TERMINATION_SELECT BIT(4)
  314. # define BMREQ_NEGATE_TIMING_SEL BIT(5)
  315. # define AUTOSEL_TIMING_SEL BIT(6)
  316. # define MISC_MABORT_MASK BIT(7)
  317. # define BMSTOP_CHANGE2_NONDATA_PHASE BIT(8)
  318. #define BM_CYCLE 0x0d /* BASE+08, IDX+0d, B, R/W */
  319. # define BM_CYCLE0 BIT(0)
  320. # define BM_CYCLE1 BIT(1)
  321. # define BM_FRAME_ASSERT_TIMING BIT(2)
  322. # define BM_IRDY_ASSERT_TIMING BIT(3)
  323. # define BM_SINGLE_BUS_MASTER BIT(4)
  324. # define MEMRD_CMD0 BIT(5)
  325. # define SGT_AUTO_PARA_MEMED_CMD BIT(6)
  326. # define MEMRD_CMD1 BIT(7)
  327. #define SREQ_EDGH 0x0e /* BASE+08, IDX+0e, B, W */
  328. # define SREQ_EDGH_SELECT BIT(0)
  329. #define UP_CNT 0x0f /* BASE+08, IDX+0f, B, W */
  330. # define REQCNT_UP BIT(0)
  331. # define ACKCNT_UP BIT(1)
  332. # define BMADR_UP BIT(4)
  333. # define BMCNT_UP BIT(5)
  334. # define SGT_CNT_UP BIT(7)
  335. #define CFG_CMD_STR 0x10 /* BASE+08, IDX+10, W, R */
  336. #define CFG_LATE_CACHE 0x11 /* BASE+08, IDX+11, W, R/W */
  337. #define CFG_BASE_ADR_1 0x12 /* BASE+08, IDX+12, W, R */
  338. #define CFG_BASE_ADR_2 0x13 /* BASE+08, IDX+13, W, R */
  339. #define CFG_INLINE 0x14 /* BASE+08, IDX+14, W, R */
  340. #define SERIAL_ROM_CTL 0x15 /* BASE+08, IDX+15, B, R */
  341. # define SCL BIT(0)
  342. # define ENA BIT(1)
  343. # define SDA BIT(2)
  344. #define FIFO_HST_POINTER 0x16 /* BASE+08, IDX+16, B, R/W */
  345. #define SREQ_DELAY 0x17 /* BASE+08, IDX+17, B, R/W */
  346. #define SACK_DELAY 0x18 /* BASE+08, IDX+18, B, R/W */
  347. #define SREQ_NOISE_CANCEL 0x19 /* BASE+08, IDX+19, B, R/W */
  348. #define SDP_NOISE_CANCEL 0x1a /* BASE+08, IDX+1a, B, R/W */
  349. #define DELAY_TEST 0x1b /* BASE+08, IDX+1b, B, R/W */
  350. #define SD0_NOISE_CANCEL 0x20 /* BASE+08, IDX+20, B, R/W */
  351. #define SD1_NOISE_CANCEL 0x21 /* BASE+08, IDX+21, B, R/W */
  352. #define SD2_NOISE_CANCEL 0x22 /* BASE+08, IDX+22, B, R/W */
  353. #define SD3_NOISE_CANCEL 0x23 /* BASE+08, IDX+23, B, R/W */
  354. #define SD4_NOISE_CANCEL 0x24 /* BASE+08, IDX+24, B, R/W */
  355. #define SD5_NOISE_CANCEL 0x25 /* BASE+08, IDX+25, B, R/W */
  356. #define SD6_NOISE_CANCEL 0x26 /* BASE+08, IDX+26, B, R/W */
  357. #define SD7_NOISE_CANCEL 0x27 /* BASE+08, IDX+27, B, R/W */
  358. /*
  359. * Useful Bus Monitor status combinations.
  360. */
  361. #define BUSMON_BUS_FREE 0
  362. #define BUSMON_COMMAND ( BUSMON_BSY | BUSMON_CD | BUSMON_REQ )
  363. #define BUSMON_MESSAGE_IN ( BUSMON_BSY | BUSMON_MSG | BUSMON_IO | BUSMON_CD | BUSMON_REQ )
  364. #define BUSMON_MESSAGE_OUT ( BUSMON_BSY | BUSMON_MSG | BUSMON_CD | BUSMON_REQ )
  365. #define BUSMON_DATA_IN ( BUSMON_BSY | BUSMON_IO | BUSMON_REQ )
  366. #define BUSMON_DATA_OUT ( BUSMON_BSY | BUSMON_REQ )
  367. #define BUSMON_STATUS ( BUSMON_BSY | BUSMON_IO | BUSMON_CD | BUSMON_REQ )
  368. #define BUSMON_RESELECT ( BUSMON_IO | BUSMON_SEL)
  369. #define BUSMON_PHASE_MASK ( BUSMON_MSG | BUSMON_IO | BUSMON_CD | BUSMON_SEL)
  370. #define BUSPHASE_COMMAND ( BUSMON_COMMAND & BUSMON_PHASE_MASK )
  371. #define BUSPHASE_MESSAGE_IN ( BUSMON_MESSAGE_IN & BUSMON_PHASE_MASK )
  372. #define BUSPHASE_MESSAGE_OUT ( BUSMON_MESSAGE_OUT & BUSMON_PHASE_MASK )
  373. #define BUSPHASE_DATA_IN ( BUSMON_DATA_IN & BUSMON_PHASE_MASK )
  374. #define BUSPHASE_DATA_OUT ( BUSMON_DATA_OUT & BUSMON_PHASE_MASK )
  375. #define BUSPHASE_STATUS ( BUSMON_STATUS & BUSMON_PHASE_MASK )
  376. #define BUSPHASE_SELECT ( BUSMON_SEL | BUSMON_IO )
  377. /************************************************************************
  378. * structure for DMA/Scatter Gather list
  379. */
  380. #define NSP32_SG_SIZE SG_ALL
  381. typedef struct _nsp32_sgtable {
  382. /* values must be little endian */
  383. u32_le addr; /* transfer address */
  384. u32_le len; /* transfer length. BIT(31) is for SGT_END mark */
  385. } __attribute__ ((packed)) nsp32_sgtable;
  386. typedef struct _nsp32_sglun {
  387. nsp32_sgtable sgt[NSP32_SG_SIZE+1]; /* SG table */
  388. } __attribute__ ((packed)) nsp32_sglun;
  389. #define NSP32_SG_TABLE_SIZE (sizeof(nsp32_sgtable) * NSP32_SG_SIZE * MAX_TARGET * MAX_LUN)
  390. /* Auto parameter mode memory map. */
  391. /* All values must be little endian. */
  392. typedef struct _nsp32_autoparam {
  393. u8 cdb[4 * 0x10]; /* SCSI Command */
  394. u32_le msgout; /* outgoing messages */
  395. u8 syncreg; /* sync register value */
  396. u8 ackwidth; /* ack width register value */
  397. u8 target_id; /* target/host device id */
  398. u8 sample_reg; /* hazard killer sampling rate */
  399. u16_le command_control; /* command control register */
  400. u16_le transfer_control; /* transfer control register */
  401. u32_le sgt_pointer; /* SG table physical address for DMA */
  402. u32_le dummy[2];
  403. } __attribute__ ((packed)) nsp32_autoparam; /* must be packed struct */
  404. /*
  405. * host data structure
  406. */
  407. /* message in/out buffer */
  408. #define MSGOUTBUF_MAX 20
  409. #define MSGINBUF_MAX 20
  410. /* flag for trans_method */
  411. #define NSP32_TRANSFER_BUSMASTER BIT(0)
  412. #define NSP32_TRANSFER_MMIO BIT(1) /* Not supported yet */
  413. #define NSP32_TRANSFER_PIO BIT(2) /* Not supported yet */
  414. /*
  415. * structure for connected LUN dynamic data
  416. *
  417. * Note: Currently tagged queuing is disabled, each nsp32_lunt holds
  418. * one SCSI command and one state.
  419. */
  420. #define DISCPRIV_OK BIT(0) /* DISCPRIV Enable mode */
  421. #define MSGIN03 BIT(1) /* Auto Msg In 03 Flag */
  422. typedef struct _nsp32_lunt {
  423. struct scsi_cmnd *SCpnt; /* Current Handling struct scsi_cmnd */
  424. unsigned long save_datp; /* Save Data Pointer - saved position from initial address */
  425. int msgin03; /* auto msg in 03 flag */
  426. unsigned int sg_num; /* Total number of SG entries */
  427. int cur_entry; /* Current SG entry number */
  428. nsp32_sglun *sglun; /* sg table per lun */
  429. dma_addr_t sglun_paddr; /* sglun physical address */
  430. } nsp32_lunt;
  431. /*
  432. * SCSI TARGET/LUN definition
  433. */
  434. #define NSP32_HOST_SCSIID 7 /* SCSI initiator is every time defined as 7 */
  435. #define MAX_TARGET 8
  436. #define MAX_LUN 8 /* XXX: In SPI3, max number of LUN is 64. */
  437. typedef struct _nsp32_sync_table {
  438. unsigned char period_num; /* period number */
  439. unsigned char ackwidth; /* ack width designated by period */
  440. unsigned char start_period; /* search range - start period */
  441. unsigned char end_period; /* search range - end period */
  442. unsigned char sample_rate; /* hazard killer parameter */
  443. } nsp32_sync_table;
  444. /*
  445. * structure for target device static data
  446. */
  447. /* flag for nsp32_target.sync_flag */
  448. #define SDTR_INITIATOR BIT(0) /* sending SDTR from initiator */
  449. #define SDTR_TARGET BIT(1) /* sending SDTR from target */
  450. #define SDTR_DONE BIT(2) /* exchanging SDTR has been processed */
  451. /* syncronous period value for nsp32_target.config_max */
  452. #define FAST5M 0x32
  453. #define FAST10M 0x19
  454. #define ULTRA20M 0x0c
  455. /* flag for nsp32_target.{sync_offset}, period */
  456. #define ASYNC_OFFSET 0 /* asynchronous transfer */
  457. #define SYNC_OFFSET 0xf /* synchronous transfer max offset */
  458. /* syncreg:
  459. bit:07 06 05 04 03 02 01 00
  460. ---PERIOD-- ---OFFSET-- */
  461. #define TO_SYNCREG(period, offset) (((period) & 0x0f) << 4 | ((offset) & 0x0f))
  462. typedef struct _nsp32_target {
  463. unsigned char syncreg; /* value for SYNCREG */
  464. unsigned char ackwidth; /* value for ACKWIDTH */
  465. unsigned char period; /* sync period (0-255) */
  466. unsigned char offset; /* sync offset (0-15) */
  467. int sync_flag; /* SDTR_*, 0 */
  468. int limit_entry; /* max speed limit entry designated
  469. by EEPROM configuration */
  470. unsigned char sample_reg; /* SREQ hazard killer register */
  471. } nsp32_target;
  472. typedef struct _nsp32_hw_data {
  473. int IrqNumber;
  474. int BaseAddress;
  475. int NumAddress;
  476. void __iomem *MmioAddress;
  477. #define NSP32_MMIO_OFFSET 0x0800
  478. unsigned long MmioLength;
  479. struct scsi_cmnd *CurrentSC;
  480. struct pci_dev *Pci;
  481. const struct pci_device_id *pci_devid;
  482. struct Scsi_Host *Host;
  483. spinlock_t Lock;
  484. char info_str[100];
  485. /* allocated memory region */
  486. nsp32_sglun *sg_list; /* sglist virtuxal address */
  487. dma_addr_t sg_paddr; /* physical address of hw_sg_table */
  488. nsp32_autoparam *autoparam; /* auto parameter transfer region */
  489. dma_addr_t auto_paddr; /* physical address of autoparam */
  490. int cur_entry; /* current sgt entry */
  491. /* target/LUN */
  492. nsp32_lunt *cur_lunt; /* Current connected LUN table */
  493. nsp32_lunt lunt[MAX_TARGET][MAX_LUN]; /* All LUN table */
  494. nsp32_target *cur_target; /* Current connected SCSI ID */
  495. nsp32_target target[MAX_TARGET]; /* SCSI ID */
  496. int cur_id; /* Current connected target ID */
  497. int cur_lun; /* Current connected target LUN */
  498. /* behavior setting parameters */
  499. int trans_method; /* transfer method flag */
  500. int resettime; /* Reset time */
  501. int clock; /* clock dividing flag */
  502. nsp32_sync_table *synct; /* sync_table determined by clock */
  503. int syncnum; /* the max number of synct element */
  504. /* message buffer */
  505. unsigned char msgoutbuf[MSGOUTBUF_MAX]; /* msgout buffer */
  506. char msgout_len; /* msgoutbuf length */
  507. unsigned char msginbuf [MSGINBUF_MAX]; /* megin buffer */
  508. char msgin_len; /* msginbuf length */
  509. } nsp32_hw_data;
  510. /*
  511. * TIME definition
  512. */
  513. #define RESET_HOLD_TIME 10000 /* reset time in us (SCSI-2 says the
  514. minimum is 25us) */
  515. #define SEL_TIMEOUT_TIME 10000 /* 250ms defined in SCSI specification
  516. (25.6us/1unit) */
  517. #define ARBIT_TIMEOUT_TIME 100 /* 100us */
  518. #define REQSACK_TIMEOUT_TIME 10000 /* max wait time for REQ/SACK assertion
  519. or negation, 10000us == 10ms */
  520. #endif /* _NSP32_H */
  521. /* end */