NCR5380.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * NCR 5380 defines
  3. *
  4. * Copyright 1993, Drew Eckhardt
  5. * Visionary Computing
  6. * (Unix consulting and custom programming)
  7. * drew@colorado.edu
  8. * +1 (303) 666-5836
  9. *
  10. * For more information, please consult
  11. *
  12. * NCR 5380 Family
  13. * SCSI Protocol Controller
  14. * Databook
  15. * NCR Microelectronics
  16. * 1635 Aeroplaza Drive
  17. * Colorado Springs, CO 80916
  18. * 1+ (719) 578-3400
  19. * 1+ (800) 334-5454
  20. */
  21. #ifndef NCR5380_H
  22. #define NCR5380_H
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/list.h>
  26. #include <linux/workqueue.h>
  27. #include <scsi/scsi_dbg.h>
  28. #include <scsi/scsi_eh.h>
  29. #include <scsi/scsi_transport_spi.h>
  30. #define NDEBUG_ARBITRATION 0x1
  31. #define NDEBUG_AUTOSENSE 0x2
  32. #define NDEBUG_DMA 0x4
  33. #define NDEBUG_HANDSHAKE 0x8
  34. #define NDEBUG_INFORMATION 0x10
  35. #define NDEBUG_INIT 0x20
  36. #define NDEBUG_INTR 0x40
  37. #define NDEBUG_LINKED 0x80
  38. #define NDEBUG_MAIN 0x100
  39. #define NDEBUG_NO_DATAOUT 0x200
  40. #define NDEBUG_NO_WRITE 0x400
  41. #define NDEBUG_PIO 0x800
  42. #define NDEBUG_PSEUDO_DMA 0x1000
  43. #define NDEBUG_QUEUES 0x2000
  44. #define NDEBUG_RESELECTION 0x4000
  45. #define NDEBUG_SELECTION 0x8000
  46. #define NDEBUG_USLEEP 0x10000
  47. #define NDEBUG_LAST_BYTE_SENT 0x20000
  48. #define NDEBUG_RESTART_SELECT 0x40000
  49. #define NDEBUG_EXTENDED 0x80000
  50. #define NDEBUG_C400_PREAD 0x100000
  51. #define NDEBUG_C400_PWRITE 0x200000
  52. #define NDEBUG_LISTS 0x400000
  53. #define NDEBUG_ABORT 0x800000
  54. #define NDEBUG_TAGS 0x1000000
  55. #define NDEBUG_MERGING 0x2000000
  56. #define NDEBUG_ANY 0xFFFFFFFFUL
  57. /*
  58. * The contents of the OUTPUT DATA register are asserted on the bus when
  59. * either arbitration is occurring or the phase-indicating signals (
  60. * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
  61. * bit in the INITIATOR COMMAND register is set.
  62. */
  63. #define OUTPUT_DATA_REG 0 /* wo DATA lines on SCSI bus */
  64. #define CURRENT_SCSI_DATA_REG 0 /* ro same */
  65. #define INITIATOR_COMMAND_REG 1 /* rw */
  66. #define ICR_ASSERT_RST 0x80 /* rw Set to assert RST */
  67. #define ICR_ARBITRATION_PROGRESS 0x40 /* ro Indicates arbitration complete */
  68. #define ICR_TRI_STATE 0x40 /* wo Set to tri-state drivers */
  69. #define ICR_ARBITRATION_LOST 0x20 /* ro Indicates arbitration lost */
  70. #define ICR_DIFF_ENABLE 0x20 /* wo Set to enable diff. drivers */
  71. #define ICR_ASSERT_ACK 0x10 /* rw ini Set to assert ACK */
  72. #define ICR_ASSERT_BSY 0x08 /* rw Set to assert BSY */
  73. #define ICR_ASSERT_SEL 0x04 /* rw Set to assert SEL */
  74. #define ICR_ASSERT_ATN 0x02 /* rw Set to assert ATN */
  75. #define ICR_ASSERT_DATA 0x01 /* rw SCSI_DATA_REG is asserted */
  76. #ifdef DIFFERENTIAL
  77. #define ICR_BASE ICR_DIFF_ENABLE
  78. #else
  79. #define ICR_BASE 0
  80. #endif
  81. #define MODE_REG 2
  82. /*
  83. * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the
  84. * transfer, causing the chip to hog the bus. You probably don't want
  85. * this.
  86. */
  87. #define MR_BLOCK_DMA_MODE 0x80 /* rw block mode DMA */
  88. #define MR_TARGET 0x40 /* rw target mode */
  89. #define MR_ENABLE_PAR_CHECK 0x20 /* rw enable parity checking */
  90. #define MR_ENABLE_PAR_INTR 0x10 /* rw enable bad parity interrupt */
  91. #define MR_ENABLE_EOP_INTR 0x08 /* rw enable eop interrupt */
  92. #define MR_MONITOR_BSY 0x04 /* rw enable int on unexpected bsy fail */
  93. #define MR_DMA_MODE 0x02 /* rw DMA / pseudo DMA mode */
  94. #define MR_ARBITRATE 0x01 /* rw start arbitration */
  95. #ifdef PARITY
  96. #define MR_BASE MR_ENABLE_PAR_CHECK
  97. #else
  98. #define MR_BASE 0
  99. #endif
  100. #define TARGET_COMMAND_REG 3
  101. #define TCR_LAST_BYTE_SENT 0x80 /* ro DMA done */
  102. #define TCR_ASSERT_REQ 0x08 /* tgt rw assert REQ */
  103. #define TCR_ASSERT_MSG 0x04 /* tgt rw assert MSG */
  104. #define TCR_ASSERT_CD 0x02 /* tgt rw assert CD */
  105. #define TCR_ASSERT_IO 0x01 /* tgt rw assert IO */
  106. #define STATUS_REG 4 /* ro */
  107. /*
  108. * Note : a set bit indicates an active signal, driven by us or another
  109. * device.
  110. */
  111. #define SR_RST 0x80
  112. #define SR_BSY 0x40
  113. #define SR_REQ 0x20
  114. #define SR_MSG 0x10
  115. #define SR_CD 0x08
  116. #define SR_IO 0x04
  117. #define SR_SEL 0x02
  118. #define SR_DBP 0x01
  119. /*
  120. * Setting a bit in this register will cause an interrupt to be generated when
  121. * BSY is false and SEL true and this bit is asserted on the bus.
  122. */
  123. #define SELECT_ENABLE_REG 4 /* wo */
  124. #define BUS_AND_STATUS_REG 5 /* ro */
  125. #define BASR_END_DMA_TRANSFER 0x80 /* ro set on end of transfer */
  126. #define BASR_DRQ 0x40 /* ro mirror of DRQ pin */
  127. #define BASR_PARITY_ERROR 0x20 /* ro parity error detected */
  128. #define BASR_IRQ 0x10 /* ro mirror of IRQ pin */
  129. #define BASR_PHASE_MATCH 0x08 /* ro Set when MSG CD IO match TCR */
  130. #define BASR_BUSY_ERROR 0x04 /* ro Unexpected change to inactive state */
  131. #define BASR_ATN 0x02 /* ro BUS status */
  132. #define BASR_ACK 0x01 /* ro BUS status */
  133. /* Write any value to this register to start a DMA send */
  134. #define START_DMA_SEND_REG 5 /* wo */
  135. /*
  136. * Used in DMA transfer mode, data is latched from the SCSI bus on
  137. * the falling edge of REQ (ini) or ACK (tgt)
  138. */
  139. #define INPUT_DATA_REG 6 /* ro */
  140. /* Write any value to this register to start a DMA receive */
  141. #define START_DMA_TARGET_RECEIVE_REG 6 /* wo */
  142. /* Read this register to clear interrupt conditions */
  143. #define RESET_PARITY_INTERRUPT_REG 7 /* ro */
  144. /* Write any value to this register to start an ini mode DMA receive */
  145. #define START_DMA_INITIATOR_RECEIVE_REG 7 /* wo */
  146. /* NCR 53C400(A) Control Status Register bits: */
  147. #define CSR_RESET 0x80 /* wo Resets 53c400 */
  148. #define CSR_53C80_REG 0x80 /* ro 5380 registers busy */
  149. #define CSR_TRANS_DIR 0x40 /* rw Data transfer direction */
  150. #define CSR_SCSI_BUFF_INTR 0x20 /* rw Enable int on transfer ready */
  151. #define CSR_53C80_INTR 0x10 /* rw Enable 53c80 interrupts */
  152. #define CSR_SHARED_INTR 0x08 /* rw Interrupt sharing */
  153. #define CSR_HOST_BUF_NOT_RDY 0x04 /* ro Is Host buffer ready */
  154. #define CSR_SCSI_BUF_RDY 0x02 /* ro SCSI buffer read */
  155. #define CSR_GATED_53C80_IRQ 0x01 /* ro Last block xferred */
  156. #if 0
  157. #define CSR_BASE CSR_SCSI_BUFF_INTR | CSR_53C80_INTR
  158. #else
  159. #define CSR_BASE CSR_53C80_INTR
  160. #endif
  161. /* Note : PHASE_* macros are based on the values of the STATUS register */
  162. #define PHASE_MASK (SR_MSG | SR_CD | SR_IO)
  163. #define PHASE_DATAOUT 0
  164. #define PHASE_DATAIN SR_IO
  165. #define PHASE_CMDOUT SR_CD
  166. #define PHASE_STATIN (SR_CD | SR_IO)
  167. #define PHASE_MSGOUT (SR_MSG | SR_CD)
  168. #define PHASE_MSGIN (SR_MSG | SR_CD | SR_IO)
  169. #define PHASE_UNKNOWN 0xff
  170. /*
  171. * Convert status register phase to something we can use to set phase in
  172. * the target register so we can get phase mismatch interrupts on DMA
  173. * transfers.
  174. */
  175. #define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
  176. /*
  177. * These are "special" values for the irq and dma_channel fields of the
  178. * Scsi_Host structure
  179. */
  180. #define DMA_NONE 255
  181. #define IRQ_AUTO 254
  182. #define DMA_AUTO 254
  183. #define PORT_AUTO 0xffff /* autoprobe io port for 53c400a */
  184. #ifndef NO_IRQ
  185. #define NO_IRQ 0
  186. #endif
  187. #define FLAG_DMA_FIXUP 1 /* Use DMA errata workarounds */
  188. #define FLAG_NO_PSEUDO_DMA 8 /* Inhibit DMA */
  189. #define FLAG_LATE_DMA_SETUP 32 /* Setup NCR before DMA H/W */
  190. #define FLAG_TOSHIBA_DELAY 128 /* Allow for borken CD-ROMs */
  191. struct NCR5380_hostdata {
  192. NCR5380_implementation_fields; /* implementation specific */
  193. struct Scsi_Host *host; /* Host backpointer */
  194. unsigned char id_mask, id_higher_mask; /* 1 << id, all bits greater */
  195. unsigned char busy[8]; /* index = target, bit = lun */
  196. int dma_len; /* requested length of DMA */
  197. unsigned char last_message; /* last message OUT */
  198. struct scsi_cmnd *connected; /* currently connected cmnd */
  199. struct scsi_cmnd *selecting; /* cmnd to be connected */
  200. struct list_head unissued; /* waiting to be issued */
  201. struct list_head autosense; /* priority issue queue */
  202. struct list_head disconnected; /* waiting for reconnect */
  203. spinlock_t lock; /* protects this struct */
  204. int flags;
  205. struct scsi_eh_save ses;
  206. struct scsi_cmnd *sensing;
  207. char info[256];
  208. int read_overruns; /* number of bytes to cut from a
  209. * transfer to handle chip overruns */
  210. struct work_struct main_task;
  211. struct workqueue_struct *work_q;
  212. unsigned long accesses_per_ms; /* chip register accesses per ms */
  213. };
  214. #ifdef __KERNEL__
  215. struct NCR5380_cmd {
  216. struct list_head list;
  217. };
  218. #define NCR5380_CMD_SIZE (sizeof(struct NCR5380_cmd))
  219. #define NCR5380_PIO_CHUNK_SIZE 256
  220. static inline struct scsi_cmnd *NCR5380_to_scmd(struct NCR5380_cmd *ncmd_ptr)
  221. {
  222. return ((struct scsi_cmnd *)ncmd_ptr) - 1;
  223. }
  224. #ifndef NDEBUG
  225. #define NDEBUG (0)
  226. #endif
  227. #define dprintk(flg, fmt, ...) \
  228. do { if ((NDEBUG) & (flg)) \
  229. printk(KERN_DEBUG fmt, ## __VA_ARGS__); } while (0)
  230. #define dsprintk(flg, host, fmt, ...) \
  231. do { if ((NDEBUG) & (flg)) \
  232. shost_printk(KERN_DEBUG, host, fmt, ## __VA_ARGS__); \
  233. } while (0)
  234. #if NDEBUG
  235. #define NCR5380_dprint(flg, arg) \
  236. do { if ((NDEBUG) & (flg)) NCR5380_print(arg); } while (0)
  237. #define NCR5380_dprint_phase(flg, arg) \
  238. do { if ((NDEBUG) & (flg)) NCR5380_print_phase(arg); } while (0)
  239. static void NCR5380_print_phase(struct Scsi_Host *instance);
  240. static void NCR5380_print(struct Scsi_Host *instance);
  241. #else
  242. #define NCR5380_dprint(flg, arg) do {} while (0)
  243. #define NCR5380_dprint_phase(flg, arg) do {} while (0)
  244. #endif
  245. static int NCR5380_probe_irq(struct Scsi_Host *instance, int possible);
  246. static int NCR5380_init(struct Scsi_Host *instance, int flags);
  247. static int NCR5380_maybe_reset_bus(struct Scsi_Host *);
  248. static void NCR5380_exit(struct Scsi_Host *instance);
  249. static void NCR5380_information_transfer(struct Scsi_Host *instance);
  250. static irqreturn_t NCR5380_intr(int irq, void *dev_id);
  251. static void NCR5380_main(struct work_struct *work);
  252. static const char *NCR5380_info(struct Scsi_Host *instance);
  253. static void NCR5380_reselect(struct Scsi_Host *instance);
  254. static struct scsi_cmnd *NCR5380_select(struct Scsi_Host *, struct scsi_cmnd *);
  255. static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
  256. static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
  257. static int NCR5380_poll_politely2(struct Scsi_Host *, int, int, int, int, int, int, int);
  258. static inline int NCR5380_poll_politely(struct Scsi_Host *instance,
  259. int reg, int bit, int val, int wait)
  260. {
  261. return NCR5380_poll_politely2(instance, reg, bit, val,
  262. reg, bit, val, wait);
  263. }
  264. #endif /* __KERNEL__ */
  265. #endif /* NCR5380_H */