123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849 |
- /*
- * arch/xtensa/kernel/setup.c
- *
- * This file is subject to the terms and conditions of the GNU General Public
- * License. See the file "COPYING" in the main directory of this archive
- * for more details.
- *
- * Copyright (C) 1995 Linus Torvalds
- * Copyright (C) 2001 - 2005 Tensilica Inc.
- * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
- *
- * Chris Zankel <chris@zankel.net>
- * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
- * Kevin Chea
- * Marc Gauthier<marc@tensilica.com> <marc@alumni.uwaterloo.ca>
- */
- #include <linux/errno.h>
- #include <linux/init.h>
- #include <linux/mm.h>
- #include <linux/proc_fs.h>
- #include <linux/screen_info.h>
- #include <linux/bootmem.h>
- #include <linux/kernel.h>
- #include <linux/percpu.h>
- #include <linux/cpu.h>
- #include <linux/of.h>
- #include <linux/of_fdt.h>
- #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
- # include <linux/console.h>
- #endif
- #ifdef CONFIG_RTC
- # include <linux/timex.h>
- #endif
- #ifdef CONFIG_PROC_FS
- # include <linux/seq_file.h>
- #endif
- #include <asm/bootparam.h>
- #include <asm/mmu_context.h>
- #include <asm/pgtable.h>
- #include <asm/processor.h>
- #include <asm/timex.h>
- #include <asm/platform.h>
- #include <asm/page.h>
- #include <asm/setup.h>
- #include <asm/param.h>
- #include <asm/traps.h>
- #include <asm/smp.h>
- #include <asm/sysmem.h>
- #include <platform/hardware.h>
- #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
- struct screen_info screen_info = { 0, 24, 0, 0, 0, 80, 0, 0, 0, 24, 1, 16};
- #endif
- #ifdef CONFIG_BLK_DEV_FD
- extern struct fd_ops no_fd_ops;
- struct fd_ops *fd_ops;
- #endif
- extern struct rtc_ops no_rtc_ops;
- struct rtc_ops *rtc_ops;
- #ifdef CONFIG_BLK_DEV_INITRD
- extern unsigned long initrd_start;
- extern unsigned long initrd_end;
- int initrd_is_mapped = 0;
- extern int initrd_below_start_ok;
- #endif
- #ifdef CONFIG_OF
- void *dtb_start = __dtb_start;
- #endif
- unsigned char aux_device_present;
- extern unsigned long loops_per_jiffy;
- /* Command line specified as configuration option. */
- static char __initdata command_line[COMMAND_LINE_SIZE];
- #ifdef CONFIG_CMDLINE_BOOL
- static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
- #endif
- /*
- * Boot parameter parsing.
- *
- * The Xtensa port uses a list of variable-sized tags to pass data to
- * the kernel. The first tag must be a BP_TAG_FIRST tag for the list
- * to be recognised. The list is terminated with a zero-sized
- * BP_TAG_LAST tag.
- */
- typedef struct tagtable {
- u32 tag;
- int (*parse)(const bp_tag_t*);
- } tagtable_t;
- #define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
- __attribute__((used, section(".taglist"))) = { tag, fn }
- /* parse current tag */
- static int __init parse_tag_mem(const bp_tag_t *tag)
- {
- struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
- if (mi->type != MEMORY_TYPE_CONVENTIONAL)
- return -1;
- return memblock_add(mi->start, mi->end - mi->start);
- }
- __tagtable(BP_TAG_MEMORY, parse_tag_mem);
- #ifdef CONFIG_BLK_DEV_INITRD
- static int __init parse_tag_initrd(const bp_tag_t* tag)
- {
- struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
- initrd_start = (unsigned long)__va(mi->start);
- initrd_end = (unsigned long)__va(mi->end);
- return 0;
- }
- __tagtable(BP_TAG_INITRD, parse_tag_initrd);
- #endif /* CONFIG_BLK_DEV_INITRD */
- #ifdef CONFIG_OF
- static int __init parse_tag_fdt(const bp_tag_t *tag)
- {
- dtb_start = __va(tag->data[0]);
- return 0;
- }
- __tagtable(BP_TAG_FDT, parse_tag_fdt);
- #endif /* CONFIG_OF */
- static int __init parse_tag_cmdline(const bp_tag_t* tag)
- {
- strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
- return 0;
- }
- __tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
- static int __init parse_bootparam(const bp_tag_t* tag)
- {
- extern tagtable_t __tagtable_begin, __tagtable_end;
- tagtable_t *t;
- /* Boot parameters must start with a BP_TAG_FIRST tag. */
- if (tag->id != BP_TAG_FIRST) {
- printk(KERN_WARNING "Invalid boot parameters!\n");
- return 0;
- }
- tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
- /* Parse all tags. */
- while (tag != NULL && tag->id != BP_TAG_LAST) {
- for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
- if (tag->id == t->tag) {
- t->parse(tag);
- break;
- }
- }
- if (t == &__tagtable_end)
- printk(KERN_WARNING "Ignoring tag "
- "0x%08x\n", tag->id);
- tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
- }
- return 0;
- }
- #ifdef CONFIG_OF
- #if !XCHAL_HAVE_PTP_MMU || XCHAL_HAVE_SPANNING_WAY
- unsigned long xtensa_kio_paddr = XCHAL_KIO_DEFAULT_PADDR;
- EXPORT_SYMBOL(xtensa_kio_paddr);
- static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
- int depth, void *data)
- {
- const __be32 *ranges;
- int len;
- if (depth > 1)
- return 0;
- if (!of_flat_dt_is_compatible(node, "simple-bus"))
- return 0;
- ranges = of_get_flat_dt_prop(node, "ranges", &len);
- if (!ranges)
- return 1;
- if (len == 0)
- return 1;
- xtensa_kio_paddr = of_read_ulong(ranges+1, 1);
- /* round down to nearest 256MB boundary */
- xtensa_kio_paddr &= 0xf0000000;
- return 1;
- }
- #else
- static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
- int depth, void *data)
- {
- return 1;
- }
- #endif
- void __init early_init_dt_add_memory_arch(u64 base, u64 size)
- {
- size &= PAGE_MASK;
- memblock_add(base, size);
- }
- void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
- {
- return __alloc_bootmem(size, align, 0);
- }
- void __init early_init_devtree(void *params)
- {
- early_init_dt_scan(params);
- of_scan_flat_dt(xtensa_dt_io_area, NULL);
- if (!command_line[0])
- strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
- }
- #endif /* CONFIG_OF */
- /*
- * Initialize architecture. (Early stage)
- */
- void __init init_arch(bp_tag_t *bp_start)
- {
- /* Parse boot parameters */
- if (bp_start)
- parse_bootparam(bp_start);
- #ifdef CONFIG_OF
- early_init_devtree(dtb_start);
- #endif
- #ifdef CONFIG_CMDLINE_BOOL
- if (!command_line[0])
- strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
- #endif
- /* Early hook for platforms */
- platform_init(bp_start);
- /* Initialize MMU. */
- init_mmu();
- }
- /*
- * Initialize system. Setup memory and reserve regions.
- */
- extern char _end;
- extern char _stext;
- extern char _WindowVectors_text_start;
- extern char _WindowVectors_text_end;
- extern char _DebugInterruptVector_literal_start;
- extern char _DebugInterruptVector_text_end;
- extern char _KernelExceptionVector_literal_start;
- extern char _KernelExceptionVector_text_end;
- extern char _UserExceptionVector_literal_start;
- extern char _UserExceptionVector_text_end;
- extern char _DoubleExceptionVector_literal_start;
- extern char _DoubleExceptionVector_text_end;
- #if XCHAL_EXCM_LEVEL >= 2
- extern char _Level2InterruptVector_text_start;
- extern char _Level2InterruptVector_text_end;
- #endif
- #if XCHAL_EXCM_LEVEL >= 3
- extern char _Level3InterruptVector_text_start;
- extern char _Level3InterruptVector_text_end;
- #endif
- #if XCHAL_EXCM_LEVEL >= 4
- extern char _Level4InterruptVector_text_start;
- extern char _Level4InterruptVector_text_end;
- #endif
- #if XCHAL_EXCM_LEVEL >= 5
- extern char _Level5InterruptVector_text_start;
- extern char _Level5InterruptVector_text_end;
- #endif
- #if XCHAL_EXCM_LEVEL >= 6
- extern char _Level6InterruptVector_text_start;
- extern char _Level6InterruptVector_text_end;
- #endif
- #ifdef CONFIG_SMP
- extern char _SecondaryResetVector_text_start;
- extern char _SecondaryResetVector_text_end;
- #endif
- #ifdef CONFIG_S32C1I_SELFTEST
- #if XCHAL_HAVE_S32C1I
- static int __initdata rcw_word, rcw_probe_pc, rcw_exc;
- /*
- * Basic atomic compare-and-swap, that records PC of S32C1I for probing.
- *
- * If *v == cmp, set *v = set. Return previous *v.
- */
- static inline int probed_compare_swap(int *v, int cmp, int set)
- {
- int tmp;
- __asm__ __volatile__(
- " movi %1, 1f\n"
- " s32i %1, %4, 0\n"
- " wsr %2, scompare1\n"
- "1: s32c1i %0, %3, 0\n"
- : "=a" (set), "=&a" (tmp)
- : "a" (cmp), "a" (v), "a" (&rcw_probe_pc), "0" (set)
- : "memory"
- );
- return set;
- }
- /* Handle probed exception */
- static void __init do_probed_exception(struct pt_regs *regs,
- unsigned long exccause)
- {
- if (regs->pc == rcw_probe_pc) { /* exception on s32c1i ? */
- regs->pc += 3; /* skip the s32c1i instruction */
- rcw_exc = exccause;
- } else {
- do_unhandled(regs, exccause);
- }
- }
- /* Simple test of S32C1I (soc bringup assist) */
- static int __init check_s32c1i(void)
- {
- int n, cause1, cause2;
- void *handbus, *handdata, *handaddr; /* temporarily saved handlers */
- rcw_probe_pc = 0;
- handbus = trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR,
- do_probed_exception);
- handdata = trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR,
- do_probed_exception);
- handaddr = trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR,
- do_probed_exception);
- /* First try an S32C1I that does not store: */
- rcw_exc = 0;
- rcw_word = 1;
- n = probed_compare_swap(&rcw_word, 0, 2);
- cause1 = rcw_exc;
- /* took exception? */
- if (cause1 != 0) {
- /* unclean exception? */
- if (n != 2 || rcw_word != 1)
- panic("S32C1I exception error");
- } else if (rcw_word != 1 || n != 1) {
- panic("S32C1I compare error");
- }
- /* Then an S32C1I that stores: */
- rcw_exc = 0;
- rcw_word = 0x1234567;
- n = probed_compare_swap(&rcw_word, 0x1234567, 0xabcde);
- cause2 = rcw_exc;
- if (cause2 != 0) {
- /* unclean exception? */
- if (n != 0xabcde || rcw_word != 0x1234567)
- panic("S32C1I exception error (b)");
- } else if (rcw_word != 0xabcde || n != 0x1234567) {
- panic("S32C1I store error");
- }
- /* Verify consistency of exceptions: */
- if (cause1 || cause2) {
- pr_warn("S32C1I took exception %d, %d\n", cause1, cause2);
- /* If emulation of S32C1I upon bus error gets implemented,
- we can get rid of this panic for single core (not SMP) */
- panic("S32C1I exceptions not currently supported");
- }
- if (cause1 != cause2)
- panic("inconsistent S32C1I exceptions");
- trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, handbus);
- trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, handdata);
- trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, handaddr);
- return 0;
- }
- #else /* XCHAL_HAVE_S32C1I */
- /* This condition should not occur with a commercially deployed processor.
- Display reminder for early engr test or demo chips / FPGA bitstreams */
- static int __init check_s32c1i(void)
- {
- pr_warn("Processor configuration lacks atomic compare-and-swap support!\n");
- return 0;
- }
- #endif /* XCHAL_HAVE_S32C1I */
- early_initcall(check_s32c1i);
- #endif /* CONFIG_S32C1I_SELFTEST */
- static inline int mem_reserve(unsigned long start, unsigned long end)
- {
- return memblock_reserve(start, end - start);
- }
- void __init setup_arch(char **cmdline_p)
- {
- strlcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
- *cmdline_p = command_line;
- /* Reserve some memory regions */
- #ifdef CONFIG_BLK_DEV_INITRD
- if (initrd_start < initrd_end) {
- initrd_is_mapped = mem_reserve(__pa(initrd_start),
- __pa(initrd_end)) == 0;
- initrd_below_start_ok = 1;
- } else {
- initrd_start = 0;
- }
- #endif
- mem_reserve(__pa(&_stext), __pa(&_end));
- mem_reserve(__pa(&_WindowVectors_text_start),
- __pa(&_WindowVectors_text_end));
- mem_reserve(__pa(&_DebugInterruptVector_literal_start),
- __pa(&_DebugInterruptVector_text_end));
- mem_reserve(__pa(&_KernelExceptionVector_literal_start),
- __pa(&_KernelExceptionVector_text_end));
- mem_reserve(__pa(&_UserExceptionVector_literal_start),
- __pa(&_UserExceptionVector_text_end));
- mem_reserve(__pa(&_DoubleExceptionVector_literal_start),
- __pa(&_DoubleExceptionVector_text_end));
- #if XCHAL_EXCM_LEVEL >= 2
- mem_reserve(__pa(&_Level2InterruptVector_text_start),
- __pa(&_Level2InterruptVector_text_end));
- #endif
- #if XCHAL_EXCM_LEVEL >= 3
- mem_reserve(__pa(&_Level3InterruptVector_text_start),
- __pa(&_Level3InterruptVector_text_end));
- #endif
- #if XCHAL_EXCM_LEVEL >= 4
- mem_reserve(__pa(&_Level4InterruptVector_text_start),
- __pa(&_Level4InterruptVector_text_end));
- #endif
- #if XCHAL_EXCM_LEVEL >= 5
- mem_reserve(__pa(&_Level5InterruptVector_text_start),
- __pa(&_Level5InterruptVector_text_end));
- #endif
- #if XCHAL_EXCM_LEVEL >= 6
- mem_reserve(__pa(&_Level6InterruptVector_text_start),
- __pa(&_Level6InterruptVector_text_end));
- #endif
- #ifdef CONFIG_SMP
- mem_reserve(__pa(&_SecondaryResetVector_text_start),
- __pa(&_SecondaryResetVector_text_end));
- #endif
- parse_early_param();
- bootmem_init();
- unflatten_and_copy_device_tree();
- platform_setup(cmdline_p);
- #ifdef CONFIG_SMP
- smp_init_cpus();
- #endif
- paging_init();
- zones_init();
- #ifdef CONFIG_VT
- # if defined(CONFIG_VGA_CONSOLE)
- conswitchp = &vga_con;
- # elif defined(CONFIG_DUMMY_CONSOLE)
- conswitchp = &dummy_con;
- # endif
- #endif
- #ifdef CONFIG_PCI
- platform_pcibios_init();
- #endif
- }
- static DEFINE_PER_CPU(struct cpu, cpu_data);
- static int __init topology_init(void)
- {
- int i;
- for_each_possible_cpu(i) {
- struct cpu *cpu = &per_cpu(cpu_data, i);
- cpu->hotpluggable = !!i;
- register_cpu(cpu, i);
- }
- return 0;
- }
- subsys_initcall(topology_init);
- void cpu_reset(void)
- {
- #if XCHAL_HAVE_PTP_MMU && IS_ENABLED(CONFIG_MMU)
- local_irq_disable();
- /*
- * We have full MMU: all autoload ways, ways 7, 8 and 9 of DTLB must
- * be flushed.
- * Way 4 is not currently used by linux.
- * Ways 5 and 6 shall not be touched on MMUv2 as they are hardwired.
- * Way 5 shall be flushed and way 6 shall be set to identity mapping
- * on MMUv3.
- */
- local_flush_tlb_all();
- invalidate_page_directory();
- #if XCHAL_HAVE_SPANNING_WAY
- /* MMU v3 */
- {
- unsigned long vaddr = (unsigned long)cpu_reset;
- unsigned long paddr = __pa(vaddr);
- unsigned long tmpaddr = vaddr + SZ_512M;
- unsigned long tmp0, tmp1, tmp2, tmp3;
- /*
- * Find a place for the temporary mapping. It must not be
- * in the same 512MB region with vaddr or paddr, otherwise
- * there may be multihit exception either on entry to the
- * temporary mapping, or on entry to the identity mapping.
- * (512MB is the biggest page size supported by TLB.)
- */
- while (((tmpaddr ^ paddr) & -SZ_512M) == 0)
- tmpaddr += SZ_512M;
- /* Invalidate mapping in the selected temporary area */
- if (itlb_probe(tmpaddr) & 0x8)
- invalidate_itlb_entry(itlb_probe(tmpaddr));
- if (itlb_probe(tmpaddr + PAGE_SIZE) & 0x8)
- invalidate_itlb_entry(itlb_probe(tmpaddr + PAGE_SIZE));
- /*
- * Map two consecutive pages starting at the physical address
- * of this function to the temporary mapping area.
- */
- write_itlb_entry(__pte((paddr & PAGE_MASK) |
- _PAGE_HW_VALID |
- _PAGE_HW_EXEC |
- _PAGE_CA_BYPASS),
- tmpaddr & PAGE_MASK);
- write_itlb_entry(__pte(((paddr & PAGE_MASK) + PAGE_SIZE) |
- _PAGE_HW_VALID |
- _PAGE_HW_EXEC |
- _PAGE_CA_BYPASS),
- (tmpaddr & PAGE_MASK) + PAGE_SIZE);
- /* Reinitialize TLB */
- __asm__ __volatile__ ("movi %0, 1f\n\t"
- "movi %3, 2f\n\t"
- "add %0, %0, %4\n\t"
- "add %3, %3, %5\n\t"
- "jx %0\n"
- /*
- * No literal, data or stack access
- * below this point
- */
- "1:\n\t"
- /* Initialize *tlbcfg */
- "movi %0, 0\n\t"
- "wsr %0, itlbcfg\n\t"
- "wsr %0, dtlbcfg\n\t"
- /* Invalidate TLB way 5 */
- "movi %0, 4\n\t"
- "movi %1, 5\n"
- "1:\n\t"
- "iitlb %1\n\t"
- "idtlb %1\n\t"
- "add %1, %1, %6\n\t"
- "addi %0, %0, -1\n\t"
- "bnez %0, 1b\n\t"
- /* Initialize TLB way 6 */
- "movi %0, 7\n\t"
- "addi %1, %9, 3\n\t"
- "addi %2, %9, 6\n"
- "1:\n\t"
- "witlb %1, %2\n\t"
- "wdtlb %1, %2\n\t"
- "add %1, %1, %7\n\t"
- "add %2, %2, %7\n\t"
- "addi %0, %0, -1\n\t"
- "bnez %0, 1b\n\t"
- /* Jump to identity mapping */
- "jx %3\n"
- "2:\n\t"
- /* Complete way 6 initialization */
- "witlb %1, %2\n\t"
- "wdtlb %1, %2\n\t"
- /* Invalidate temporary mapping */
- "sub %0, %9, %7\n\t"
- "iitlb %0\n\t"
- "add %0, %0, %8\n\t"
- "iitlb %0"
- : "=&a"(tmp0), "=&a"(tmp1), "=&a"(tmp2),
- "=&a"(tmp3)
- : "a"(tmpaddr - vaddr),
- "a"(paddr - vaddr),
- "a"(SZ_128M), "a"(SZ_512M),
- "a"(PAGE_SIZE),
- "a"((tmpaddr + SZ_512M) & PAGE_MASK)
- : "memory");
- }
- #endif
- #endif
- __asm__ __volatile__ ("movi a2, 0\n\t"
- "wsr a2, icountlevel\n\t"
- "movi a2, 0\n\t"
- "wsr a2, icount\n\t"
- #if XCHAL_NUM_IBREAK > 0
- "wsr a2, ibreakenable\n\t"
- #endif
- #if XCHAL_HAVE_LOOPS
- "wsr a2, lcount\n\t"
- #endif
- "movi a2, 0x1f\n\t"
- "wsr a2, ps\n\t"
- "isync\n\t"
- "jx %0\n\t"
- :
- : "a" (XCHAL_RESET_VECTOR_VADDR)
- : "a2");
- for (;;)
- ;
- }
- void machine_restart(char * cmd)
- {
- platform_restart();
- }
- void machine_halt(void)
- {
- platform_halt();
- while (1);
- }
- void machine_power_off(void)
- {
- platform_power_off();
- while (1);
- }
- #ifdef CONFIG_PROC_FS
- /*
- * Display some core information through /proc/cpuinfo.
- */
- static int
- c_show(struct seq_file *f, void *slot)
- {
- /* high-level stuff */
- seq_printf(f, "CPU count\t: %u\n"
- "CPU list\t: %*pbl\n"
- "vendor_id\t: Tensilica\n"
- "model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
- "core ID\t\t: " XCHAL_CORE_ID "\n"
- "build ID\t: 0x%x\n"
- "byte order\t: %s\n"
- "cpu MHz\t\t: %lu.%02lu\n"
- "bogomips\t: %lu.%02lu\n",
- num_online_cpus(),
- cpumask_pr_args(cpu_online_mask),
- XCHAL_BUILD_UNIQUE_ID,
- XCHAL_HAVE_BE ? "big" : "little",
- ccount_freq/1000000,
- (ccount_freq/10000) % 100,
- loops_per_jiffy/(500000/HZ),
- (loops_per_jiffy/(5000/HZ)) % 100);
- seq_printf(f,"flags\t\t: "
- #if XCHAL_HAVE_NMI
- "nmi "
- #endif
- #if XCHAL_HAVE_DEBUG
- "debug "
- # if XCHAL_HAVE_OCD
- "ocd "
- # endif
- #endif
- #if XCHAL_HAVE_DENSITY
- "density "
- #endif
- #if XCHAL_HAVE_BOOLEANS
- "boolean "
- #endif
- #if XCHAL_HAVE_LOOPS
- "loop "
- #endif
- #if XCHAL_HAVE_NSA
- "nsa "
- #endif
- #if XCHAL_HAVE_MINMAX
- "minmax "
- #endif
- #if XCHAL_HAVE_SEXT
- "sext "
- #endif
- #if XCHAL_HAVE_CLAMPS
- "clamps "
- #endif
- #if XCHAL_HAVE_MAC16
- "mac16 "
- #endif
- #if XCHAL_HAVE_MUL16
- "mul16 "
- #endif
- #if XCHAL_HAVE_MUL32
- "mul32 "
- #endif
- #if XCHAL_HAVE_MUL32_HIGH
- "mul32h "
- #endif
- #if XCHAL_HAVE_FP
- "fpu "
- #endif
- #if XCHAL_HAVE_S32C1I
- "s32c1i "
- #endif
- "\n");
- /* Registers. */
- seq_printf(f,"physical aregs\t: %d\n"
- "misc regs\t: %d\n"
- "ibreak\t\t: %d\n"
- "dbreak\t\t: %d\n",
- XCHAL_NUM_AREGS,
- XCHAL_NUM_MISC_REGS,
- XCHAL_NUM_IBREAK,
- XCHAL_NUM_DBREAK);
- /* Interrupt. */
- seq_printf(f,"num ints\t: %d\n"
- "ext ints\t: %d\n"
- "int levels\t: %d\n"
- "timers\t\t: %d\n"
- "debug level\t: %d\n",
- XCHAL_NUM_INTERRUPTS,
- XCHAL_NUM_EXTINTERRUPTS,
- XCHAL_NUM_INTLEVELS,
- XCHAL_NUM_TIMERS,
- XCHAL_DEBUGLEVEL);
- /* Cache */
- seq_printf(f,"icache line size: %d\n"
- "icache ways\t: %d\n"
- "icache size\t: %d\n"
- "icache flags\t: "
- #if XCHAL_ICACHE_LINE_LOCKABLE
- "lock "
- #endif
- "\n"
- "dcache line size: %d\n"
- "dcache ways\t: %d\n"
- "dcache size\t: %d\n"
- "dcache flags\t: "
- #if XCHAL_DCACHE_IS_WRITEBACK
- "writeback "
- #endif
- #if XCHAL_DCACHE_LINE_LOCKABLE
- "lock "
- #endif
- "\n",
- XCHAL_ICACHE_LINESIZE,
- XCHAL_ICACHE_WAYS,
- XCHAL_ICACHE_SIZE,
- XCHAL_DCACHE_LINESIZE,
- XCHAL_DCACHE_WAYS,
- XCHAL_DCACHE_SIZE);
- return 0;
- }
- /*
- * We show only CPU #0 info.
- */
- static void *
- c_start(struct seq_file *f, loff_t *pos)
- {
- return (*pos == 0) ? (void *)1 : NULL;
- }
- static void *
- c_next(struct seq_file *f, void *v, loff_t *pos)
- {
- return NULL;
- }
- static void
- c_stop(struct seq_file *f, void *v)
- {
- }
- const struct seq_operations cpuinfo_op =
- {
- .start = c_start,
- .next = c_next,
- .stop = c_stop,
- .show = c_show,
- };
- #endif /* CONFIG_PROC_FS */
|