head.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * arch/xtensa/kernel/head.S
  3. *
  4. * Xtensa Processor startup code.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2001 - 2008 Tensilica Inc.
  11. *
  12. * Chris Zankel <chris@zankel.net>
  13. * Marc Gauthier <marc@tensilica.com, marc@alumni.uwaterloo.ca>
  14. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  15. * Kevin Chea
  16. */
  17. #include <asm/processor.h>
  18. #include <asm/page.h>
  19. #include <asm/cacheasm.h>
  20. #include <asm/initialize_mmu.h>
  21. #include <asm/mxregs.h>
  22. #include <linux/init.h>
  23. #include <linux/linkage.h>
  24. /*
  25. * This module contains the entry code for kernel images. It performs the
  26. * minimal setup needed to call the generic C routines.
  27. *
  28. * Prerequisites:
  29. *
  30. * - The kernel image has been loaded to the actual address where it was
  31. * compiled to.
  32. * - a2 contains either 0 or a pointer to a list of boot parameters.
  33. * (see setup.c for more details)
  34. *
  35. */
  36. /*
  37. * _start
  38. *
  39. * The bootloader passes a pointer to a list of boot parameters in a2.
  40. */
  41. /* The first bytes of the kernel image must be an instruction, so we
  42. * manually allocate and define the literal constant we need for a jx
  43. * instruction.
  44. */
  45. __HEAD
  46. .begin no-absolute-literals
  47. ENTRY(_start)
  48. /* Preserve the pointer to the boot parameter list in EXCSAVE_1 */
  49. wsr a2, excsave1
  50. _j _SetupOCD
  51. .align 4
  52. .literal_position
  53. .Lstartup:
  54. .word _startup
  55. .align 4
  56. _SetupOCD:
  57. /*
  58. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  59. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  60. * xt-gdb to single step via DEBUG exceptions received directly
  61. * by ocd.
  62. */
  63. movi a1, 1
  64. movi a0, 0
  65. wsr a1, windowstart
  66. wsr a0, windowbase
  67. rsync
  68. movi a1, LOCKLEVEL
  69. wsr a1, ps
  70. rsync
  71. .global _SetupMMU
  72. _SetupMMU:
  73. Offset = _SetupMMU - _start
  74. #ifdef CONFIG_INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
  75. initialize_mmu
  76. #if defined(CONFIG_MMU) && XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY
  77. rsr a2, excsave1
  78. movi a3, 0x08000000
  79. bgeu a2, a3, 1f
  80. movi a3, 0xd0000000
  81. add a2, a2, a3
  82. wsr a2, excsave1
  83. 1:
  84. #endif
  85. #endif
  86. .end no-absolute-literals
  87. l32r a0, .Lstartup
  88. jx a0
  89. ENDPROC(_start)
  90. __REF
  91. .literal_position
  92. ENTRY(_startup)
  93. /* Set a0 to 0 for the remaining initialization. */
  94. movi a0, 0
  95. #if XCHAL_HAVE_VECBASE
  96. movi a2, VECBASE_VADDR
  97. wsr a2, vecbase
  98. #endif
  99. /* Clear debugging registers. */
  100. #if XCHAL_HAVE_DEBUG
  101. #if XCHAL_NUM_IBREAK > 0
  102. wsr a0, ibreakenable
  103. #endif
  104. wsr a0, icount
  105. movi a1, 15
  106. wsr a0, icountlevel
  107. .set _index, 0
  108. .rept XCHAL_NUM_DBREAK
  109. wsr a0, SREG_DBREAKC + _index
  110. .set _index, _index + 1
  111. .endr
  112. #endif
  113. /* Clear CCOUNT (not really necessary, but nice) */
  114. wsr a0, ccount # not really necessary, but nice
  115. /* Disable zero-loops. */
  116. #if XCHAL_HAVE_LOOPS
  117. wsr a0, lcount
  118. #endif
  119. /* Disable all timers. */
  120. .set _index, 0
  121. .rept XCHAL_NUM_TIMERS
  122. wsr a0, SREG_CCOMPARE + _index
  123. .set _index, _index + 1
  124. .endr
  125. /* Interrupt initialization. */
  126. movi a2, XCHAL_INTTYPE_MASK_SOFTWARE | XCHAL_INTTYPE_MASK_EXTERN_EDGE
  127. wsr a0, intenable
  128. wsr a2, intclear
  129. /* Disable coprocessors. */
  130. #if XCHAL_HAVE_CP
  131. wsr a0, cpenable
  132. #endif
  133. /* Initialize the caches.
  134. * a2, a3 are just working registers (clobbered).
  135. */
  136. #if XCHAL_DCACHE_LINE_LOCKABLE
  137. ___unlock_dcache_all a2 a3
  138. #endif
  139. #if XCHAL_ICACHE_LINE_LOCKABLE
  140. ___unlock_icache_all a2 a3
  141. #endif
  142. ___invalidate_dcache_all a2 a3
  143. ___invalidate_icache_all a2 a3
  144. isync
  145. #ifdef CONFIG_HAVE_SMP
  146. movi a2, CCON # MX External Register to Configure Cache
  147. movi a3, 1
  148. wer a3, a2
  149. #endif
  150. /* Setup stack and enable window exceptions (keep irqs disabled) */
  151. movi a1, start_info
  152. l32i a1, a1, 0
  153. movi a2, (1 << PS_WOE_BIT) | LOCKLEVEL
  154. # WOE=1, INTLEVEL=LOCKLEVEL, UM=0
  155. wsr a2, ps # (enable reg-windows; progmode stack)
  156. rsync
  157. #ifdef CONFIG_SMP
  158. /*
  159. * Notice that we assume with SMP that cores have PRID
  160. * supported by the cores.
  161. */
  162. rsr a2, prid
  163. bnez a2, .Lboot_secondary
  164. #endif /* CONFIG_SMP */
  165. /* Unpack data sections
  166. *
  167. * The linker script used to build the Linux kernel image
  168. * creates a table located at __boot_reloc_table_start
  169. * that contans the information what data needs to be unpacked.
  170. *
  171. * Uses a2-a7.
  172. */
  173. movi a2, __boot_reloc_table_start
  174. movi a3, __boot_reloc_table_end
  175. 1: beq a2, a3, 3f # no more entries?
  176. l32i a4, a2, 0 # start destination (in RAM)
  177. l32i a5, a2, 4 # end desination (in RAM)
  178. l32i a6, a2, 8 # start source (in ROM)
  179. addi a2, a2, 12 # next entry
  180. beq a4, a5, 1b # skip, empty entry
  181. beq a4, a6, 1b # skip, source and dest. are the same
  182. 2: l32i a7, a6, 0 # load word
  183. addi a6, a6, 4
  184. s32i a7, a4, 0 # store word
  185. addi a4, a4, 4
  186. bltu a4, a5, 2b
  187. j 1b
  188. 3:
  189. /* All code and initialized data segments have been copied.
  190. * Now clear the BSS segment.
  191. */
  192. movi a2, __bss_start # start of BSS
  193. movi a3, __bss_stop # end of BSS
  194. __loopt a2, a3, a4, 2
  195. s32i a0, a2, 0
  196. __endla a2, a3, 4
  197. #if XCHAL_DCACHE_IS_WRITEBACK
  198. /* After unpacking, flush the writeback cache to memory so the
  199. * instructions/data are available.
  200. */
  201. ___flush_dcache_all a2 a3
  202. #endif
  203. memw
  204. isync
  205. ___invalidate_icache_all a2 a3
  206. isync
  207. movi a6, 0
  208. xsr a6, excsave1
  209. /* init_arch kick-starts the linux kernel */
  210. movi a4, init_arch
  211. callx4 a4
  212. movi a4, start_kernel
  213. callx4 a4
  214. should_never_return:
  215. j should_never_return
  216. #ifdef CONFIG_SMP
  217. .Lboot_secondary:
  218. movi a2, cpu_start_ccount
  219. 1:
  220. l32i a3, a2, 0
  221. beqi a3, 0, 1b
  222. movi a3, 0
  223. s32i a3, a2, 0
  224. memw
  225. 1:
  226. l32i a3, a2, 0
  227. beqi a3, 0, 1b
  228. wsr a3, ccount
  229. movi a3, 0
  230. s32i a3, a2, 0
  231. memw
  232. movi a6, 0
  233. wsr a6, excsave1
  234. movi a4, secondary_start_kernel
  235. callx4 a4
  236. j should_never_return
  237. #endif /* CONFIG_SMP */
  238. ENDPROC(_startup)
  239. #ifdef CONFIG_HOTPLUG_CPU
  240. ENTRY(cpu_restart)
  241. #if XCHAL_DCACHE_IS_WRITEBACK
  242. ___flush_invalidate_dcache_all a2 a3
  243. #else
  244. ___invalidate_dcache_all a2 a3
  245. #endif
  246. memw
  247. movi a2, CCON # MX External Register to Configure Cache
  248. movi a3, 0
  249. wer a3, a2
  250. extw
  251. rsr a0, prid
  252. neg a2, a0
  253. movi a3, cpu_start_id
  254. s32i a2, a3, 0
  255. #if XCHAL_DCACHE_IS_WRITEBACK
  256. dhwbi a3, 0
  257. #endif
  258. 1:
  259. l32i a2, a3, 0
  260. dhi a3, 0
  261. bne a2, a0, 1b
  262. /*
  263. * Initialize WB, WS, and clear PS.EXCM (to allow loop instructions).
  264. * Set Interrupt Level just below XCHAL_DEBUGLEVEL to allow
  265. * xt-gdb to single step via DEBUG exceptions received directly
  266. * by ocd.
  267. */
  268. movi a1, 1
  269. movi a0, 0
  270. wsr a1, windowstart
  271. wsr a0, windowbase
  272. rsync
  273. movi a1, LOCKLEVEL
  274. wsr a1, ps
  275. rsync
  276. j _startup
  277. ENDPROC(cpu_restart)
  278. #endif /* CONFIG_HOTPLUG_CPU */
  279. /*
  280. * DATA section
  281. */
  282. .section ".data.init.refok"
  283. .align 4
  284. ENTRY(start_info)
  285. .long init_thread_union + KERNEL_STACK_SIZE
  286. /*
  287. * BSS section
  288. */
  289. __PAGE_ALIGNED_BSS
  290. #ifdef CONFIG_MMU
  291. ENTRY(swapper_pg_dir)
  292. .fill PAGE_SIZE, 1, 0
  293. END(swapper_pg_dir)
  294. #endif
  295. ENTRY(empty_zero_page)
  296. .fill PAGE_SIZE, 1, 0
  297. END(empty_zero_page)