aarch32.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * (not much of an) Emulation layer for 32bit guests.
  3. *
  4. * Copyright (C) 2012,2013 - ARM Ltd
  5. * Author: Marc Zyngier <marc.zyngier@arm.com>
  6. *
  7. * based on arch/arm/kvm/emulate.c
  8. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  9. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  10. *
  11. * This program is free software: you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  22. */
  23. #include <linux/kvm_host.h>
  24. #include <asm/kvm_emulate.h>
  25. #include <asm/kvm_hyp.h>
  26. #ifndef CONFIG_ARM64
  27. #define COMPAT_PSR_T_BIT PSR_T_BIT
  28. #define COMPAT_PSR_IT_MASK PSR_IT_MASK
  29. #endif
  30. /*
  31. * stolen from arch/arm/kernel/opcodes.c
  32. *
  33. * condition code lookup table
  34. * index into the table is test code: EQ, NE, ... LT, GT, AL, NV
  35. *
  36. * bit position in short is condition code: NZCV
  37. */
  38. static const unsigned short cc_map[16] = {
  39. 0xF0F0, /* EQ == Z set */
  40. 0x0F0F, /* NE */
  41. 0xCCCC, /* CS == C set */
  42. 0x3333, /* CC */
  43. 0xFF00, /* MI == N set */
  44. 0x00FF, /* PL */
  45. 0xAAAA, /* VS == V set */
  46. 0x5555, /* VC */
  47. 0x0C0C, /* HI == C set && Z clear */
  48. 0xF3F3, /* LS == C clear || Z set */
  49. 0xAA55, /* GE == (N==V) */
  50. 0x55AA, /* LT == (N!=V) */
  51. 0x0A05, /* GT == (!Z && (N==V)) */
  52. 0xF5FA, /* LE == (Z || (N!=V)) */
  53. 0xFFFF, /* AL always */
  54. 0 /* NV */
  55. };
  56. /*
  57. * Check if a trapped instruction should have been executed or not.
  58. */
  59. bool kvm_condition_valid32(const struct kvm_vcpu *vcpu)
  60. {
  61. unsigned long cpsr;
  62. u32 cpsr_cond;
  63. int cond;
  64. /* Top two bits non-zero? Unconditional. */
  65. if (kvm_vcpu_get_hsr(vcpu) >> 30)
  66. return true;
  67. /* Is condition field valid? */
  68. cond = kvm_vcpu_get_condition(vcpu);
  69. if (cond == 0xE)
  70. return true;
  71. cpsr = *vcpu_cpsr(vcpu);
  72. if (cond < 0) {
  73. /* This can happen in Thumb mode: examine IT state. */
  74. unsigned long it;
  75. it = ((cpsr >> 8) & 0xFC) | ((cpsr >> 25) & 0x3);
  76. /* it == 0 => unconditional. */
  77. if (it == 0)
  78. return true;
  79. /* The cond for this insn works out as the top 4 bits. */
  80. cond = (it >> 4);
  81. }
  82. cpsr_cond = cpsr >> 28;
  83. if (!((cc_map[cond] >> cpsr_cond) & 1))
  84. return false;
  85. return true;
  86. }
  87. /**
  88. * adjust_itstate - adjust ITSTATE when emulating instructions in IT-block
  89. * @vcpu: The VCPU pointer
  90. *
  91. * When exceptions occur while instructions are executed in Thumb IF-THEN
  92. * blocks, the ITSTATE field of the CPSR is not advanced (updated), so we have
  93. * to do this little bit of work manually. The fields map like this:
  94. *
  95. * IT[7:0] -> CPSR[26:25],CPSR[15:10]
  96. */
  97. static void __hyp_text kvm_adjust_itstate(struct kvm_vcpu *vcpu)
  98. {
  99. unsigned long itbits, cond;
  100. unsigned long cpsr = *vcpu_cpsr(vcpu);
  101. bool is_arm = !(cpsr & COMPAT_PSR_T_BIT);
  102. if (is_arm || !(cpsr & COMPAT_PSR_IT_MASK))
  103. return;
  104. cond = (cpsr & 0xe000) >> 13;
  105. itbits = (cpsr & 0x1c00) >> (10 - 2);
  106. itbits |= (cpsr & (0x3 << 25)) >> 25;
  107. /* Perform ITAdvance (see page A2-52 in ARM DDI 0406C) */
  108. if ((itbits & 0x7) == 0)
  109. itbits = cond = 0;
  110. else
  111. itbits = (itbits << 1) & 0x1f;
  112. cpsr &= ~COMPAT_PSR_IT_MASK;
  113. cpsr |= cond << 13;
  114. cpsr |= (itbits & 0x1c) << (10 - 2);
  115. cpsr |= (itbits & 0x3) << 25;
  116. *vcpu_cpsr(vcpu) = cpsr;
  117. }
  118. /**
  119. * kvm_skip_instr - skip a trapped instruction and proceed to the next
  120. * @vcpu: The vcpu pointer
  121. */
  122. void __hyp_text kvm_skip_instr32(struct kvm_vcpu *vcpu, bool is_wide_instr)
  123. {
  124. bool is_thumb;
  125. is_thumb = !!(*vcpu_cpsr(vcpu) & COMPAT_PSR_T_BIT);
  126. if (is_thumb && !is_wide_instr)
  127. *vcpu_pc(vcpu) += 2;
  128. else
  129. *vcpu_pc(vcpu) += 4;
  130. kvm_adjust_itstate(vcpu);
  131. }