barrier.h 1.0 KB

123456789101112131415161718192021222324252627282930313233
  1. /*
  2. * Copied from the kernel sources:
  3. *
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #ifndef __TOOLS_LINUX_ASM_SH_BARRIER_H
  8. #define __TOOLS_LINUX_ASM_SH_BARRIER_H
  9. /*
  10. * A brief note on ctrl_barrier(), the control register write barrier.
  11. *
  12. * Legacy SH cores typically require a sequence of 8 nops after
  13. * modification of a control register in order for the changes to take
  14. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  15. * with icbi.
  16. *
  17. * Also note that on sh4a in the icbi case we can forego a synco for the
  18. * write barrier, as it's not necessary for control registers.
  19. *
  20. * Historically we have only done this type of barrier for the MMUCR, but
  21. * it's also necessary for the CCR, so we make it generic here instead.
  22. */
  23. #if defined(__SH4A__) || defined(__SH5__)
  24. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  25. #define rmb() mb()
  26. #define wmb() mb()
  27. #endif
  28. #include <asm-generic/barrier.h>
  29. #endif /* __TOOLS_LINUX_ASM_SH_BARRIER_H */