davinci-mcasp.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_device.h>
  28. #include <linux/platform_data/davinci_asp.h>
  29. #include <linux/math64.h>
  30. #include <sound/asoundef.h>
  31. #include <sound/core.h>
  32. #include <sound/pcm.h>
  33. #include <sound/pcm_params.h>
  34. #include <sound/initval.h>
  35. #include <sound/soc.h>
  36. #include <sound/dmaengine_pcm.h>
  37. #include <sound/omap-pcm.h>
  38. #include "edma-pcm.h"
  39. #include "davinci-mcasp.h"
  40. #define MCASP_MAX_AFIFO_DEPTH 64
  41. static u32 context_regs[] = {
  42. DAVINCI_MCASP_TXFMCTL_REG,
  43. DAVINCI_MCASP_RXFMCTL_REG,
  44. DAVINCI_MCASP_TXFMT_REG,
  45. DAVINCI_MCASP_RXFMT_REG,
  46. DAVINCI_MCASP_ACLKXCTL_REG,
  47. DAVINCI_MCASP_ACLKRCTL_REG,
  48. DAVINCI_MCASP_AHCLKXCTL_REG,
  49. DAVINCI_MCASP_AHCLKRCTL_REG,
  50. DAVINCI_MCASP_PDIR_REG,
  51. DAVINCI_MCASP_RXMASK_REG,
  52. DAVINCI_MCASP_TXMASK_REG,
  53. DAVINCI_MCASP_RXTDM_REG,
  54. DAVINCI_MCASP_TXTDM_REG,
  55. };
  56. struct davinci_mcasp_context {
  57. u32 config_regs[ARRAY_SIZE(context_regs)];
  58. u32 afifo_regs[2]; /* for read/write fifo control registers */
  59. u32 *xrsr_regs; /* for serializer configuration */
  60. bool pm_state;
  61. };
  62. struct davinci_mcasp_ruledata {
  63. struct davinci_mcasp *mcasp;
  64. int serializers;
  65. };
  66. struct davinci_mcasp {
  67. struct snd_dmaengine_dai_dma_data dma_data[2];
  68. void __iomem *base;
  69. u32 fifo_base;
  70. struct device *dev;
  71. struct snd_pcm_substream *substreams[2];
  72. unsigned int dai_fmt;
  73. /* McASP specific data */
  74. int tdm_slots;
  75. u32 tdm_mask[2];
  76. int slot_width;
  77. u8 op_mode;
  78. u8 num_serializer;
  79. u8 *serial_dir;
  80. u8 version;
  81. u8 bclk_div;
  82. int streams;
  83. u32 irq_request[2];
  84. int dma_request[2];
  85. int sysclk_freq;
  86. bool bclk_master;
  87. /* McASP FIFO related */
  88. u8 txnumevt;
  89. u8 rxnumevt;
  90. bool dat_port;
  91. /* Used for comstraint setting on the second stream */
  92. u32 channels;
  93. #ifdef CONFIG_PM_SLEEP
  94. struct davinci_mcasp_context context;
  95. #endif
  96. struct davinci_mcasp_ruledata ruledata[2];
  97. struct snd_pcm_hw_constraint_list chconstr[2];
  98. };
  99. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  100. u32 val)
  101. {
  102. void __iomem *reg = mcasp->base + offset;
  103. __raw_writel(__raw_readl(reg) | val, reg);
  104. }
  105. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  106. u32 val)
  107. {
  108. void __iomem *reg = mcasp->base + offset;
  109. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  110. }
  111. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  112. u32 val, u32 mask)
  113. {
  114. void __iomem *reg = mcasp->base + offset;
  115. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  116. }
  117. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  118. u32 val)
  119. {
  120. __raw_writel(val, mcasp->base + offset);
  121. }
  122. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  123. {
  124. return (u32)__raw_readl(mcasp->base + offset);
  125. }
  126. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  127. {
  128. int i = 0;
  129. mcasp_set_bits(mcasp, ctl_reg, val);
  130. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  131. /* loop count is to avoid the lock-up */
  132. for (i = 0; i < 1000; i++) {
  133. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  134. break;
  135. }
  136. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  137. printk(KERN_ERR "GBLCTL write error\n");
  138. }
  139. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  140. {
  141. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  142. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  143. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  144. }
  145. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  146. {
  147. if (mcasp->rxnumevt) { /* enable FIFO */
  148. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  149. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  150. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  151. }
  152. /* Start clocks */
  153. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  154. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  155. /*
  156. * When ASYNC == 0 the transmit and receive sections operate
  157. * synchronously from the transmit clock and frame sync. We need to make
  158. * sure that the TX signlas are enabled when starting reception.
  159. */
  160. if (mcasp_is_synchronous(mcasp)) {
  161. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  162. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  163. }
  164. /* Activate serializer(s) */
  165. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  166. /* Release RX state machine */
  167. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  168. /* Release Frame Sync generator */
  169. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  170. if (mcasp_is_synchronous(mcasp))
  171. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  172. /* enable receive IRQs */
  173. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  174. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  175. }
  176. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  177. {
  178. u32 cnt;
  179. if (mcasp->txnumevt) { /* enable FIFO */
  180. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  181. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  182. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  183. }
  184. /* Start clocks */
  185. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  186. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  187. /* Activate serializer(s) */
  188. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  189. /* wait for XDATA to be cleared */
  190. cnt = 0;
  191. while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
  192. (cnt < 100000))
  193. cnt++;
  194. /* Release TX state machine */
  195. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  196. /* Release Frame Sync generator */
  197. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  198. /* enable transmit IRQs */
  199. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  200. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  201. }
  202. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  203. {
  204. mcasp->streams++;
  205. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  206. mcasp_start_tx(mcasp);
  207. else
  208. mcasp_start_rx(mcasp);
  209. }
  210. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  211. {
  212. /* disable IRQ sources */
  213. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  214. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  215. /*
  216. * In synchronous mode stop the TX clocks if no other stream is
  217. * running
  218. */
  219. if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
  220. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  221. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  222. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  223. if (mcasp->rxnumevt) { /* disable FIFO */
  224. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  225. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  226. }
  227. }
  228. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  229. {
  230. u32 val = 0;
  231. /* disable IRQ sources */
  232. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  233. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  234. /*
  235. * In synchronous mode keep TX clocks running if the capture stream is
  236. * still running.
  237. */
  238. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  239. val = TXHCLKRST | TXCLKRST | TXFSRST;
  240. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  241. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  242. if (mcasp->txnumevt) { /* disable FIFO */
  243. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  244. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  245. }
  246. }
  247. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  248. {
  249. mcasp->streams--;
  250. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  251. mcasp_stop_tx(mcasp);
  252. else
  253. mcasp_stop_rx(mcasp);
  254. }
  255. static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
  256. {
  257. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  258. struct snd_pcm_substream *substream;
  259. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
  260. u32 handled_mask = 0;
  261. u32 stat;
  262. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
  263. if (stat & XUNDRN & irq_mask) {
  264. dev_warn(mcasp->dev, "Transmit buffer underflow\n");
  265. handled_mask |= XUNDRN;
  266. substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
  267. if (substream) {
  268. snd_pcm_stream_lock_irq(substream);
  269. if (snd_pcm_running(substream))
  270. snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
  271. snd_pcm_stream_unlock_irq(substream);
  272. }
  273. }
  274. if (!handled_mask)
  275. dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
  276. stat);
  277. if (stat & XRERR)
  278. handled_mask |= XRERR;
  279. /* Ack the handled event only */
  280. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
  281. return IRQ_RETVAL(handled_mask);
  282. }
  283. static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
  284. {
  285. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  286. struct snd_pcm_substream *substream;
  287. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
  288. u32 handled_mask = 0;
  289. u32 stat;
  290. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
  291. if (stat & ROVRN & irq_mask) {
  292. dev_warn(mcasp->dev, "Receive buffer overflow\n");
  293. handled_mask |= ROVRN;
  294. substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
  295. if (substream) {
  296. snd_pcm_stream_lock_irq(substream);
  297. if (snd_pcm_running(substream))
  298. snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
  299. snd_pcm_stream_unlock_irq(substream);
  300. }
  301. }
  302. if (!handled_mask)
  303. dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
  304. stat);
  305. if (stat & XRERR)
  306. handled_mask |= XRERR;
  307. /* Ack the handled event only */
  308. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
  309. return IRQ_RETVAL(handled_mask);
  310. }
  311. static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
  312. {
  313. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  314. irqreturn_t ret = IRQ_NONE;
  315. if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
  316. ret = davinci_mcasp_tx_irq_handler(irq, data);
  317. if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
  318. ret |= davinci_mcasp_rx_irq_handler(irq, data);
  319. return ret;
  320. }
  321. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  322. unsigned int fmt)
  323. {
  324. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  325. int ret = 0;
  326. u32 data_delay;
  327. bool fs_pol_rising;
  328. bool inv_fs = false;
  329. if (!fmt)
  330. return 0;
  331. pm_runtime_get_sync(mcasp->dev);
  332. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  333. case SND_SOC_DAIFMT_DSP_A:
  334. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  335. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  336. /* 1st data bit occur one ACLK cycle after the frame sync */
  337. data_delay = 1;
  338. break;
  339. case SND_SOC_DAIFMT_DSP_B:
  340. case SND_SOC_DAIFMT_AC97:
  341. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  342. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  343. /* No delay after FS */
  344. data_delay = 0;
  345. break;
  346. case SND_SOC_DAIFMT_I2S:
  347. /* configure a full-word SYNC pulse (LRCLK) */
  348. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  349. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  350. /* 1st data bit occur one ACLK cycle after the frame sync */
  351. data_delay = 1;
  352. /* FS need to be inverted */
  353. inv_fs = true;
  354. break;
  355. case SND_SOC_DAIFMT_LEFT_J:
  356. /* configure a full-word SYNC pulse (LRCLK) */
  357. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  358. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  359. /* No delay after FS */
  360. data_delay = 0;
  361. break;
  362. default:
  363. ret = -EINVAL;
  364. goto out;
  365. }
  366. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  367. FSXDLY(3));
  368. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  369. FSRDLY(3));
  370. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  371. case SND_SOC_DAIFMT_CBS_CFS:
  372. /* codec is clock and frame slave */
  373. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  374. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  375. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  376. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  377. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  378. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  379. mcasp->bclk_master = 1;
  380. break;
  381. case SND_SOC_DAIFMT_CBS_CFM:
  382. /* codec is clock slave and frame master */
  383. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  384. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  385. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  386. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  387. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  388. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  389. mcasp->bclk_master = 1;
  390. break;
  391. case SND_SOC_DAIFMT_CBM_CFS:
  392. /* codec is clock master and frame slave */
  393. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  394. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  395. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  396. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  397. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  398. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  399. mcasp->bclk_master = 0;
  400. break;
  401. case SND_SOC_DAIFMT_CBM_CFM:
  402. /* codec is clock and frame master */
  403. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  404. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  405. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  406. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  407. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
  408. ACLKX | AFSX | ACLKR | AHCLKR | AFSR);
  409. mcasp->bclk_master = 0;
  410. break;
  411. default:
  412. ret = -EINVAL;
  413. goto out;
  414. }
  415. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  416. case SND_SOC_DAIFMT_IB_NF:
  417. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  418. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  419. fs_pol_rising = true;
  420. break;
  421. case SND_SOC_DAIFMT_NB_IF:
  422. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  423. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  424. fs_pol_rising = false;
  425. break;
  426. case SND_SOC_DAIFMT_IB_IF:
  427. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  428. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  429. fs_pol_rising = false;
  430. break;
  431. case SND_SOC_DAIFMT_NB_NF:
  432. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  433. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  434. fs_pol_rising = true;
  435. break;
  436. default:
  437. ret = -EINVAL;
  438. goto out;
  439. }
  440. if (inv_fs)
  441. fs_pol_rising = !fs_pol_rising;
  442. if (fs_pol_rising) {
  443. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  444. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  445. } else {
  446. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  447. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  448. }
  449. mcasp->dai_fmt = fmt;
  450. out:
  451. pm_runtime_put(mcasp->dev);
  452. return ret;
  453. }
  454. static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
  455. int div, bool explicit)
  456. {
  457. pm_runtime_get_sync(mcasp->dev);
  458. switch (div_id) {
  459. case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
  460. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  461. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  462. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  463. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  464. break;
  465. case MCASP_CLKDIV_BCLK: /* BCLK divider */
  466. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  467. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  468. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  469. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  470. if (explicit)
  471. mcasp->bclk_div = div;
  472. break;
  473. case MCASP_CLKDIV_BCLK_FS_RATIO:
  474. /*
  475. * BCLK/LRCLK ratio descries how many bit-clock cycles
  476. * fit into one frame. The clock ratio is given for a
  477. * full period of data (for I2S format both left and
  478. * right channels), so it has to be divided by number
  479. * of tdm-slots (for I2S - divided by 2).
  480. * Instead of storing this ratio, we calculate a new
  481. * tdm_slot width by dividing the the ratio by the
  482. * number of configured tdm slots.
  483. */
  484. mcasp->slot_width = div / mcasp->tdm_slots;
  485. if (div % mcasp->tdm_slots)
  486. dev_warn(mcasp->dev,
  487. "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
  488. __func__, div, mcasp->tdm_slots);
  489. break;
  490. default:
  491. return -EINVAL;
  492. }
  493. pm_runtime_put(mcasp->dev);
  494. return 0;
  495. }
  496. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
  497. int div)
  498. {
  499. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  500. return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
  501. }
  502. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  503. unsigned int freq, int dir)
  504. {
  505. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  506. pm_runtime_get_sync(mcasp->dev);
  507. if (dir == SND_SOC_CLOCK_OUT) {
  508. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  509. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  510. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  511. } else {
  512. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  513. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  514. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  515. }
  516. mcasp->sysclk_freq = freq;
  517. pm_runtime_put(mcasp->dev);
  518. return 0;
  519. }
  520. /* All serializers must have equal number of channels */
  521. static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
  522. int serializers)
  523. {
  524. struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
  525. unsigned int *list = (unsigned int *) cl->list;
  526. int slots = mcasp->tdm_slots;
  527. int i, count = 0;
  528. if (mcasp->tdm_mask[stream])
  529. slots = hweight32(mcasp->tdm_mask[stream]);
  530. for (i = 2; i <= slots; i++)
  531. list[count++] = i;
  532. for (i = 2; i <= serializers; i++)
  533. list[count++] = i*slots;
  534. cl->count = count;
  535. return 0;
  536. }
  537. static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
  538. {
  539. int rx_serializers = 0, tx_serializers = 0, ret, i;
  540. for (i = 0; i < mcasp->num_serializer; i++)
  541. if (mcasp->serial_dir[i] == TX_MODE)
  542. tx_serializers++;
  543. else if (mcasp->serial_dir[i] == RX_MODE)
  544. rx_serializers++;
  545. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
  546. tx_serializers);
  547. if (ret)
  548. return ret;
  549. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
  550. rx_serializers);
  551. return ret;
  552. }
  553. static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
  554. unsigned int tx_mask,
  555. unsigned int rx_mask,
  556. int slots, int slot_width)
  557. {
  558. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  559. dev_dbg(mcasp->dev,
  560. "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
  561. __func__, tx_mask, rx_mask, slots, slot_width);
  562. if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
  563. dev_err(mcasp->dev,
  564. "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
  565. tx_mask, rx_mask, slots);
  566. return -EINVAL;
  567. }
  568. if (slot_width &&
  569. (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
  570. dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
  571. __func__, slot_width);
  572. return -EINVAL;
  573. }
  574. mcasp->tdm_slots = slots;
  575. mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
  576. mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
  577. mcasp->slot_width = slot_width;
  578. return davinci_mcasp_set_ch_constraints(mcasp);
  579. }
  580. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  581. int sample_width)
  582. {
  583. u32 fmt;
  584. u32 tx_rotate = (sample_width / 4) & 0x7;
  585. u32 mask = (1ULL << sample_width) - 1;
  586. u32 slot_width = sample_width;
  587. /*
  588. * For captured data we should not rotate, inversion and masking is
  589. * enoguh to get the data to the right position:
  590. * Format data from bus after reverse (XRBUF)
  591. * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
  592. * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  593. * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  594. * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
  595. */
  596. u32 rx_rotate = 0;
  597. /*
  598. * Setting the tdm slot width either with set_clkdiv() or
  599. * set_tdm_slot() allows us to for example send 32 bits per
  600. * channel to the codec, while only 16 of them carry audio
  601. * payload.
  602. */
  603. if (mcasp->slot_width) {
  604. /*
  605. * When we have more bclk then it is needed for the
  606. * data, we need to use the rotation to move the
  607. * received samples to have correct alignment.
  608. */
  609. slot_width = mcasp->slot_width;
  610. rx_rotate = (slot_width - sample_width) / 4;
  611. }
  612. /* mapping of the XSSZ bit-field as described in the datasheet */
  613. fmt = (slot_width >> 1) - 1;
  614. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  615. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  616. RXSSZ(0x0F));
  617. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  618. TXSSZ(0x0F));
  619. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  620. TXROT(7));
  621. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  622. RXROT(7));
  623. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  624. }
  625. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  626. return 0;
  627. }
  628. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  629. int period_words, int channels)
  630. {
  631. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  632. int i;
  633. u8 tx_ser = 0;
  634. u8 rx_ser = 0;
  635. u8 slots = mcasp->tdm_slots;
  636. u8 max_active_serializers = (channels + slots - 1) / slots;
  637. int active_serializers, numevt;
  638. u32 reg;
  639. /* Default configuration */
  640. if (mcasp->version < MCASP_VERSION_3)
  641. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  642. /* All PINS as McASP */
  643. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  644. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  645. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  646. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  647. } else {
  648. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  649. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  650. }
  651. for (i = 0; i < mcasp->num_serializer; i++) {
  652. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  653. mcasp->serial_dir[i]);
  654. if (mcasp->serial_dir[i] == TX_MODE &&
  655. tx_ser < max_active_serializers) {
  656. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  657. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  658. DISMOD_LOW, DISMOD_MASK);
  659. tx_ser++;
  660. } else if (mcasp->serial_dir[i] == RX_MODE &&
  661. rx_ser < max_active_serializers) {
  662. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  663. rx_ser++;
  664. } else {
  665. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  666. SRMOD_INACTIVE, SRMOD_MASK);
  667. }
  668. }
  669. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  670. active_serializers = tx_ser;
  671. numevt = mcasp->txnumevt;
  672. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  673. } else {
  674. active_serializers = rx_ser;
  675. numevt = mcasp->rxnumevt;
  676. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  677. }
  678. if (active_serializers < max_active_serializers) {
  679. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  680. "enabled in mcasp (%d)\n", channels,
  681. active_serializers * slots);
  682. return -EINVAL;
  683. }
  684. /* AFIFO is not in use */
  685. if (!numevt) {
  686. /* Configure the burst size for platform drivers */
  687. if (active_serializers > 1) {
  688. /*
  689. * If more than one serializers are in use we have one
  690. * DMA request to provide data for all serializers.
  691. * For example if three serializers are enabled the DMA
  692. * need to transfer three words per DMA request.
  693. */
  694. dma_data->maxburst = active_serializers;
  695. } else {
  696. dma_data->maxburst = 0;
  697. }
  698. return 0;
  699. }
  700. if (period_words % active_serializers) {
  701. dev_err(mcasp->dev, "Invalid combination of period words and "
  702. "active serializers: %d, %d\n", period_words,
  703. active_serializers);
  704. return -EINVAL;
  705. }
  706. /*
  707. * Calculate the optimal AFIFO depth for platform side:
  708. * The number of words for numevt need to be in steps of active
  709. * serializers.
  710. */
  711. numevt = (numevt / active_serializers) * active_serializers;
  712. while (period_words % numevt && numevt > 0)
  713. numevt -= active_serializers;
  714. if (numevt <= 0)
  715. numevt = active_serializers;
  716. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  717. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  718. /* Configure the burst size for platform drivers */
  719. if (numevt == 1)
  720. numevt = 0;
  721. dma_data->maxburst = numevt;
  722. return 0;
  723. }
  724. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
  725. int channels)
  726. {
  727. int i, active_slots;
  728. int total_slots;
  729. int active_serializers;
  730. u32 mask = 0;
  731. u32 busel = 0;
  732. total_slots = mcasp->tdm_slots;
  733. /*
  734. * If more than one serializer is needed, then use them with
  735. * all the specified tdm_slots. Otherwise, one serializer can
  736. * cope with the transaction using just as many slots as there
  737. * are channels in the stream.
  738. */
  739. if (mcasp->tdm_mask[stream]) {
  740. active_slots = hweight32(mcasp->tdm_mask[stream]);
  741. active_serializers = (channels + active_slots - 1) /
  742. active_slots;
  743. if (active_serializers == 1) {
  744. active_slots = channels;
  745. for (i = 0; i < total_slots; i++) {
  746. if ((1 << i) & mcasp->tdm_mask[stream]) {
  747. mask |= (1 << i);
  748. if (--active_slots <= 0)
  749. break;
  750. }
  751. }
  752. }
  753. } else {
  754. active_serializers = (channels + total_slots - 1) / total_slots;
  755. if (active_serializers == 1)
  756. active_slots = channels;
  757. else
  758. active_slots = total_slots;
  759. for (i = 0; i < active_slots; i++)
  760. mask |= (1 << i);
  761. }
  762. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  763. if (!mcasp->dat_port)
  764. busel = TXSEL;
  765. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  766. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  767. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  768. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  769. FSXMOD(total_slots), FSXMOD(0x1FF));
  770. } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
  771. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  772. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  773. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  774. FSRMOD(total_slots), FSRMOD(0x1FF));
  775. /*
  776. * If McASP is set to be TX/RX synchronous and the playback is
  777. * not running already we need to configure the TX slots in
  778. * order to have correct FSX on the bus
  779. */
  780. if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
  781. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  782. FSXMOD(total_slots), FSXMOD(0x1FF));
  783. }
  784. return 0;
  785. }
  786. /* S/PDIF */
  787. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
  788. unsigned int rate)
  789. {
  790. u32 cs_value = 0;
  791. u8 *cs_bytes = (u8*) &cs_value;
  792. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  793. and LSB first */
  794. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
  795. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  796. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  797. /* Set the TX tdm : for all the slots */
  798. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  799. /* Set the TX clock controls : div = 1 and internal */
  800. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  801. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  802. /* Only 44100 and 48000 are valid, both have the same setting */
  803. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  804. /* Enable the DIT */
  805. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  806. /* Set S/PDIF channel status bits */
  807. cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  808. cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
  809. switch (rate) {
  810. case 22050:
  811. cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
  812. break;
  813. case 24000:
  814. cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
  815. break;
  816. case 32000:
  817. cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
  818. break;
  819. case 44100:
  820. cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
  821. break;
  822. case 48000:
  823. cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
  824. break;
  825. case 88200:
  826. cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
  827. break;
  828. case 96000:
  829. cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
  830. break;
  831. case 176400:
  832. cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
  833. break;
  834. case 192000:
  835. cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
  836. break;
  837. default:
  838. printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
  839. return -EINVAL;
  840. }
  841. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
  842. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
  843. return 0;
  844. }
  845. static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
  846. unsigned int bclk_freq, bool set)
  847. {
  848. int error_ppm;
  849. unsigned int sysclk_freq = mcasp->sysclk_freq;
  850. u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
  851. int div = sysclk_freq / bclk_freq;
  852. int rem = sysclk_freq % bclk_freq;
  853. int aux_div = 1;
  854. if (div > (ACLKXDIV_MASK + 1)) {
  855. if (reg & AHCLKXE) {
  856. aux_div = div / (ACLKXDIV_MASK + 1);
  857. if (div % (ACLKXDIV_MASK + 1))
  858. aux_div++;
  859. sysclk_freq /= aux_div;
  860. div = sysclk_freq / bclk_freq;
  861. rem = sysclk_freq % bclk_freq;
  862. } else if (set) {
  863. dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
  864. sysclk_freq);
  865. }
  866. }
  867. if (rem != 0) {
  868. if (div == 0 ||
  869. ((sysclk_freq / div) - bclk_freq) >
  870. (bclk_freq - (sysclk_freq / (div+1)))) {
  871. div++;
  872. rem = rem - bclk_freq;
  873. }
  874. }
  875. error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
  876. (int)bclk_freq)) / div - 1000000;
  877. if (set) {
  878. if (error_ppm)
  879. dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
  880. error_ppm);
  881. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
  882. if (reg & AHCLKXE)
  883. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
  884. aux_div, 0);
  885. }
  886. return error_ppm;
  887. }
  888. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  889. struct snd_pcm_hw_params *params,
  890. struct snd_soc_dai *cpu_dai)
  891. {
  892. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  893. int word_length;
  894. int channels = params_channels(params);
  895. int period_size = params_period_size(params);
  896. int ret;
  897. ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
  898. if (ret)
  899. return ret;
  900. /*
  901. * If mcasp is BCLK master, and a BCLK divider was not provided by
  902. * the machine driver, we need to calculate the ratio.
  903. */
  904. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  905. int slots = mcasp->tdm_slots;
  906. int rate = params_rate(params);
  907. int sbits = params_width(params);
  908. if (mcasp->slot_width)
  909. sbits = mcasp->slot_width;
  910. davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
  911. }
  912. ret = mcasp_common_hw_param(mcasp, substream->stream,
  913. period_size * channels, channels);
  914. if (ret)
  915. return ret;
  916. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  917. ret = mcasp_dit_hw_param(mcasp, params_rate(params));
  918. else
  919. ret = mcasp_i2s_hw_param(mcasp, substream->stream,
  920. channels);
  921. if (ret)
  922. return ret;
  923. switch (params_format(params)) {
  924. case SNDRV_PCM_FORMAT_U8:
  925. case SNDRV_PCM_FORMAT_S8:
  926. word_length = 8;
  927. break;
  928. case SNDRV_PCM_FORMAT_U16_LE:
  929. case SNDRV_PCM_FORMAT_S16_LE:
  930. word_length = 16;
  931. break;
  932. case SNDRV_PCM_FORMAT_U24_3LE:
  933. case SNDRV_PCM_FORMAT_S24_3LE:
  934. word_length = 24;
  935. break;
  936. case SNDRV_PCM_FORMAT_U24_LE:
  937. case SNDRV_PCM_FORMAT_S24_LE:
  938. word_length = 24;
  939. break;
  940. case SNDRV_PCM_FORMAT_U32_LE:
  941. case SNDRV_PCM_FORMAT_S32_LE:
  942. word_length = 32;
  943. break;
  944. default:
  945. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  946. return -EINVAL;
  947. }
  948. davinci_config_channel_size(mcasp, word_length);
  949. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  950. mcasp->channels = channels;
  951. return 0;
  952. }
  953. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  954. int cmd, struct snd_soc_dai *cpu_dai)
  955. {
  956. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  957. int ret = 0;
  958. switch (cmd) {
  959. case SNDRV_PCM_TRIGGER_RESUME:
  960. case SNDRV_PCM_TRIGGER_START:
  961. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  962. davinci_mcasp_start(mcasp, substream->stream);
  963. break;
  964. case SNDRV_PCM_TRIGGER_SUSPEND:
  965. case SNDRV_PCM_TRIGGER_STOP:
  966. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  967. davinci_mcasp_stop(mcasp, substream->stream);
  968. break;
  969. default:
  970. ret = -EINVAL;
  971. }
  972. return ret;
  973. }
  974. static const unsigned int davinci_mcasp_dai_rates[] = {
  975. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  976. 88200, 96000, 176400, 192000,
  977. };
  978. #define DAVINCI_MAX_RATE_ERROR_PPM 1000
  979. static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
  980. struct snd_pcm_hw_rule *rule)
  981. {
  982. struct davinci_mcasp_ruledata *rd = rule->private;
  983. struct snd_interval *ri =
  984. hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
  985. int sbits = params_width(params);
  986. int slots = rd->mcasp->tdm_slots;
  987. struct snd_interval range;
  988. int i;
  989. if (rd->mcasp->slot_width)
  990. sbits = rd->mcasp->slot_width;
  991. snd_interval_any(&range);
  992. range.empty = 1;
  993. for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
  994. if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
  995. uint bclk_freq = sbits*slots*
  996. davinci_mcasp_dai_rates[i];
  997. int ppm;
  998. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
  999. false);
  1000. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1001. if (range.empty) {
  1002. range.min = davinci_mcasp_dai_rates[i];
  1003. range.empty = 0;
  1004. }
  1005. range.max = davinci_mcasp_dai_rates[i];
  1006. }
  1007. }
  1008. }
  1009. dev_dbg(rd->mcasp->dev,
  1010. "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
  1011. ri->min, ri->max, range.min, range.max, sbits, slots);
  1012. return snd_interval_refine(hw_param_interval(params, rule->var),
  1013. &range);
  1014. }
  1015. static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
  1016. struct snd_pcm_hw_rule *rule)
  1017. {
  1018. struct davinci_mcasp_ruledata *rd = rule->private;
  1019. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1020. struct snd_mask nfmt;
  1021. int rate = params_rate(params);
  1022. int slots = rd->mcasp->tdm_slots;
  1023. int i, count = 0;
  1024. snd_mask_none(&nfmt);
  1025. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1026. if (snd_mask_test(fmt, i)) {
  1027. uint sbits = snd_pcm_format_width(i);
  1028. int ppm;
  1029. if (rd->mcasp->slot_width)
  1030. sbits = rd->mcasp->slot_width;
  1031. ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
  1032. sbits * slots * rate,
  1033. false);
  1034. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1035. snd_mask_set(&nfmt, i);
  1036. count++;
  1037. }
  1038. }
  1039. }
  1040. dev_dbg(rd->mcasp->dev,
  1041. "%d possible sample format for %d Hz and %d tdm slots\n",
  1042. count, rate, slots);
  1043. return snd_mask_refine(fmt, &nfmt);
  1044. }
  1045. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  1046. struct snd_soc_dai *cpu_dai)
  1047. {
  1048. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1049. struct davinci_mcasp_ruledata *ruledata =
  1050. &mcasp->ruledata[substream->stream];
  1051. u32 max_channels = 0;
  1052. int i, dir;
  1053. int tdm_slots = mcasp->tdm_slots;
  1054. /* Do not allow more then one stream per direction */
  1055. if (mcasp->substreams[substream->stream])
  1056. return -EBUSY;
  1057. mcasp->substreams[substream->stream] = substream;
  1058. if (mcasp->tdm_mask[substream->stream])
  1059. tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
  1060. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1061. return 0;
  1062. /*
  1063. * Limit the maximum allowed channels for the first stream:
  1064. * number of serializers for the direction * tdm slots per serializer
  1065. */
  1066. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1067. dir = TX_MODE;
  1068. else
  1069. dir = RX_MODE;
  1070. for (i = 0; i < mcasp->num_serializer; i++) {
  1071. if (mcasp->serial_dir[i] == dir)
  1072. max_channels++;
  1073. }
  1074. ruledata->serializers = max_channels;
  1075. max_channels *= tdm_slots;
  1076. /*
  1077. * If the already active stream has less channels than the calculated
  1078. * limnit based on the seirializers * tdm_slots, we need to use that as
  1079. * a constraint for the second stream.
  1080. * Otherwise (first stream or less allowed channels) we use the
  1081. * calculated constraint.
  1082. */
  1083. if (mcasp->channels && mcasp->channels < max_channels)
  1084. max_channels = mcasp->channels;
  1085. /*
  1086. * But we can always allow channels upto the amount of
  1087. * the available tdm_slots.
  1088. */
  1089. if (max_channels < tdm_slots)
  1090. max_channels = tdm_slots;
  1091. snd_pcm_hw_constraint_minmax(substream->runtime,
  1092. SNDRV_PCM_HW_PARAM_CHANNELS,
  1093. 2, max_channels);
  1094. snd_pcm_hw_constraint_list(substream->runtime,
  1095. 0, SNDRV_PCM_HW_PARAM_CHANNELS,
  1096. &mcasp->chconstr[substream->stream]);
  1097. if (mcasp->slot_width)
  1098. snd_pcm_hw_constraint_minmax(substream->runtime,
  1099. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1100. 8, mcasp->slot_width);
  1101. /*
  1102. * If we rely on implicit BCLK divider setting we should
  1103. * set constraints based on what we can provide.
  1104. */
  1105. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1106. int ret;
  1107. ruledata->mcasp = mcasp;
  1108. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1109. SNDRV_PCM_HW_PARAM_RATE,
  1110. davinci_mcasp_hw_rule_rate,
  1111. ruledata,
  1112. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1113. if (ret)
  1114. return ret;
  1115. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1116. SNDRV_PCM_HW_PARAM_FORMAT,
  1117. davinci_mcasp_hw_rule_format,
  1118. ruledata,
  1119. SNDRV_PCM_HW_PARAM_RATE, -1);
  1120. if (ret)
  1121. return ret;
  1122. }
  1123. return 0;
  1124. }
  1125. static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
  1126. struct snd_soc_dai *cpu_dai)
  1127. {
  1128. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1129. mcasp->substreams[substream->stream] = NULL;
  1130. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1131. return;
  1132. if (!cpu_dai->active)
  1133. mcasp->channels = 0;
  1134. }
  1135. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  1136. .startup = davinci_mcasp_startup,
  1137. .shutdown = davinci_mcasp_shutdown,
  1138. .trigger = davinci_mcasp_trigger,
  1139. .hw_params = davinci_mcasp_hw_params,
  1140. .set_fmt = davinci_mcasp_set_dai_fmt,
  1141. .set_clkdiv = davinci_mcasp_set_clkdiv,
  1142. .set_sysclk = davinci_mcasp_set_sysclk,
  1143. .set_tdm_slot = davinci_mcasp_set_tdm_slot,
  1144. };
  1145. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  1146. {
  1147. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1148. dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1149. dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1150. return 0;
  1151. }
  1152. #ifdef CONFIG_PM_SLEEP
  1153. static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
  1154. {
  1155. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1156. struct davinci_mcasp_context *context = &mcasp->context;
  1157. u32 reg;
  1158. int i;
  1159. context->pm_state = pm_runtime_active(mcasp->dev);
  1160. if (!context->pm_state)
  1161. pm_runtime_get_sync(mcasp->dev);
  1162. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1163. context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
  1164. if (mcasp->txnumevt) {
  1165. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1166. context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
  1167. }
  1168. if (mcasp->rxnumevt) {
  1169. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1170. context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
  1171. }
  1172. for (i = 0; i < mcasp->num_serializer; i++)
  1173. context->xrsr_regs[i] = mcasp_get_reg(mcasp,
  1174. DAVINCI_MCASP_XRSRCTL_REG(i));
  1175. pm_runtime_put_sync(mcasp->dev);
  1176. return 0;
  1177. }
  1178. static int davinci_mcasp_resume(struct snd_soc_dai *dai)
  1179. {
  1180. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1181. struct davinci_mcasp_context *context = &mcasp->context;
  1182. u32 reg;
  1183. int i;
  1184. pm_runtime_get_sync(mcasp->dev);
  1185. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1186. mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
  1187. if (mcasp->txnumevt) {
  1188. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1189. mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
  1190. }
  1191. if (mcasp->rxnumevt) {
  1192. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1193. mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
  1194. }
  1195. for (i = 0; i < mcasp->num_serializer; i++)
  1196. mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  1197. context->xrsr_regs[i]);
  1198. if (!context->pm_state)
  1199. pm_runtime_put_sync(mcasp->dev);
  1200. return 0;
  1201. }
  1202. #else
  1203. #define davinci_mcasp_suspend NULL
  1204. #define davinci_mcasp_resume NULL
  1205. #endif
  1206. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  1207. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  1208. SNDRV_PCM_FMTBIT_U8 | \
  1209. SNDRV_PCM_FMTBIT_S16_LE | \
  1210. SNDRV_PCM_FMTBIT_U16_LE | \
  1211. SNDRV_PCM_FMTBIT_S24_LE | \
  1212. SNDRV_PCM_FMTBIT_U24_LE | \
  1213. SNDRV_PCM_FMTBIT_S24_3LE | \
  1214. SNDRV_PCM_FMTBIT_U24_3LE | \
  1215. SNDRV_PCM_FMTBIT_S32_LE | \
  1216. SNDRV_PCM_FMTBIT_U32_LE)
  1217. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  1218. {
  1219. .name = "davinci-mcasp.0",
  1220. .probe = davinci_mcasp_dai_probe,
  1221. .suspend = davinci_mcasp_suspend,
  1222. .resume = davinci_mcasp_resume,
  1223. .playback = {
  1224. .channels_min = 2,
  1225. .channels_max = 32 * 16,
  1226. .rates = DAVINCI_MCASP_RATES,
  1227. .formats = DAVINCI_MCASP_PCM_FMTS,
  1228. },
  1229. .capture = {
  1230. .channels_min = 2,
  1231. .channels_max = 32 * 16,
  1232. .rates = DAVINCI_MCASP_RATES,
  1233. .formats = DAVINCI_MCASP_PCM_FMTS,
  1234. },
  1235. .ops = &davinci_mcasp_dai_ops,
  1236. .symmetric_samplebits = 1,
  1237. .symmetric_rates = 1,
  1238. },
  1239. {
  1240. .name = "davinci-mcasp.1",
  1241. .probe = davinci_mcasp_dai_probe,
  1242. .playback = {
  1243. .channels_min = 1,
  1244. .channels_max = 384,
  1245. .rates = DAVINCI_MCASP_RATES,
  1246. .formats = DAVINCI_MCASP_PCM_FMTS,
  1247. },
  1248. .ops = &davinci_mcasp_dai_ops,
  1249. },
  1250. };
  1251. static const struct snd_soc_component_driver davinci_mcasp_component = {
  1252. .name = "davinci-mcasp",
  1253. };
  1254. /* Some HW specific values and defaults. The rest is filled in from DT. */
  1255. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  1256. .tx_dma_offset = 0x400,
  1257. .rx_dma_offset = 0x400,
  1258. .version = MCASP_VERSION_1,
  1259. };
  1260. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  1261. .tx_dma_offset = 0x2000,
  1262. .rx_dma_offset = 0x2000,
  1263. .version = MCASP_VERSION_2,
  1264. };
  1265. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  1266. .tx_dma_offset = 0,
  1267. .rx_dma_offset = 0,
  1268. .version = MCASP_VERSION_3,
  1269. };
  1270. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  1271. /* The CFG port offset will be calculated if it is needed */
  1272. .tx_dma_offset = 0,
  1273. .rx_dma_offset = 0,
  1274. .version = MCASP_VERSION_4,
  1275. };
  1276. static const struct of_device_id mcasp_dt_ids[] = {
  1277. {
  1278. .compatible = "ti,dm646x-mcasp-audio",
  1279. .data = &dm646x_mcasp_pdata,
  1280. },
  1281. {
  1282. .compatible = "ti,da830-mcasp-audio",
  1283. .data = &da830_mcasp_pdata,
  1284. },
  1285. {
  1286. .compatible = "ti,am33xx-mcasp-audio",
  1287. .data = &am33xx_mcasp_pdata,
  1288. },
  1289. {
  1290. .compatible = "ti,dra7-mcasp-audio",
  1291. .data = &dra7_mcasp_pdata,
  1292. },
  1293. { /* sentinel */ }
  1294. };
  1295. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  1296. static int mcasp_reparent_fck(struct platform_device *pdev)
  1297. {
  1298. struct device_node *node = pdev->dev.of_node;
  1299. struct clk *gfclk, *parent_clk;
  1300. const char *parent_name;
  1301. int ret;
  1302. if (!node)
  1303. return 0;
  1304. parent_name = of_get_property(node, "fck_parent", NULL);
  1305. if (!parent_name)
  1306. return 0;
  1307. dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
  1308. gfclk = clk_get(&pdev->dev, "fck");
  1309. if (IS_ERR(gfclk)) {
  1310. dev_err(&pdev->dev, "failed to get fck\n");
  1311. return PTR_ERR(gfclk);
  1312. }
  1313. parent_clk = clk_get(NULL, parent_name);
  1314. if (IS_ERR(parent_clk)) {
  1315. dev_err(&pdev->dev, "failed to get parent clock\n");
  1316. ret = PTR_ERR(parent_clk);
  1317. goto err1;
  1318. }
  1319. ret = clk_set_parent(gfclk, parent_clk);
  1320. if (ret) {
  1321. dev_err(&pdev->dev, "failed to reparent fck\n");
  1322. goto err2;
  1323. }
  1324. err2:
  1325. clk_put(parent_clk);
  1326. err1:
  1327. clk_put(gfclk);
  1328. return ret;
  1329. }
  1330. static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
  1331. struct platform_device *pdev)
  1332. {
  1333. struct device_node *np = pdev->dev.of_node;
  1334. struct davinci_mcasp_pdata *pdata = NULL;
  1335. const struct of_device_id *match =
  1336. of_match_device(mcasp_dt_ids, &pdev->dev);
  1337. struct of_phandle_args dma_spec;
  1338. const u32 *of_serial_dir32;
  1339. u32 val;
  1340. int i, ret = 0;
  1341. if (pdev->dev.platform_data) {
  1342. pdata = pdev->dev.platform_data;
  1343. return pdata;
  1344. } else if (match) {
  1345. pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
  1346. GFP_KERNEL);
  1347. if (!pdata) {
  1348. dev_err(&pdev->dev,
  1349. "Failed to allocate memory for pdata\n");
  1350. ret = -ENOMEM;
  1351. return pdata;
  1352. }
  1353. } else {
  1354. /* control shouldn't reach here. something is wrong */
  1355. ret = -EINVAL;
  1356. goto nodata;
  1357. }
  1358. ret = of_property_read_u32(np, "op-mode", &val);
  1359. if (ret >= 0)
  1360. pdata->op_mode = val;
  1361. ret = of_property_read_u32(np, "tdm-slots", &val);
  1362. if (ret >= 0) {
  1363. if (val < 2 || val > 32) {
  1364. dev_err(&pdev->dev,
  1365. "tdm-slots must be in rage [2-32]\n");
  1366. ret = -EINVAL;
  1367. goto nodata;
  1368. }
  1369. pdata->tdm_slots = val;
  1370. }
  1371. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  1372. val /= sizeof(u32);
  1373. if (of_serial_dir32) {
  1374. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  1375. (sizeof(*of_serial_dir) * val),
  1376. GFP_KERNEL);
  1377. if (!of_serial_dir) {
  1378. ret = -ENOMEM;
  1379. goto nodata;
  1380. }
  1381. for (i = 0; i < val; i++)
  1382. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  1383. pdata->num_serializer = val;
  1384. pdata->serial_dir = of_serial_dir;
  1385. }
  1386. ret = of_property_match_string(np, "dma-names", "tx");
  1387. if (ret < 0)
  1388. goto nodata;
  1389. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1390. &dma_spec);
  1391. if (ret < 0)
  1392. goto nodata;
  1393. pdata->tx_dma_channel = dma_spec.args[0];
  1394. /* RX is not valid in DIT mode */
  1395. if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1396. ret = of_property_match_string(np, "dma-names", "rx");
  1397. if (ret < 0)
  1398. goto nodata;
  1399. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1400. &dma_spec);
  1401. if (ret < 0)
  1402. goto nodata;
  1403. pdata->rx_dma_channel = dma_spec.args[0];
  1404. }
  1405. ret = of_property_read_u32(np, "tx-num-evt", &val);
  1406. if (ret >= 0)
  1407. pdata->txnumevt = val;
  1408. ret = of_property_read_u32(np, "rx-num-evt", &val);
  1409. if (ret >= 0)
  1410. pdata->rxnumevt = val;
  1411. ret = of_property_read_u32(np, "sram-size-playback", &val);
  1412. if (ret >= 0)
  1413. pdata->sram_size_playback = val;
  1414. ret = of_property_read_u32(np, "sram-size-capture", &val);
  1415. if (ret >= 0)
  1416. pdata->sram_size_capture = val;
  1417. return pdata;
  1418. nodata:
  1419. if (ret < 0) {
  1420. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  1421. ret);
  1422. pdata = NULL;
  1423. }
  1424. return pdata;
  1425. }
  1426. enum {
  1427. PCM_EDMA,
  1428. PCM_SDMA,
  1429. };
  1430. static const char *sdma_prefix = "ti,omap";
  1431. static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
  1432. {
  1433. struct dma_chan *chan;
  1434. const char *tmp;
  1435. int ret = PCM_EDMA;
  1436. if (!mcasp->dev->of_node)
  1437. return PCM_EDMA;
  1438. tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
  1439. chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
  1440. if (IS_ERR(chan)) {
  1441. if (PTR_ERR(chan) != -EPROBE_DEFER)
  1442. dev_err(mcasp->dev,
  1443. "Can't verify DMA configuration (%ld)\n",
  1444. PTR_ERR(chan));
  1445. return PTR_ERR(chan);
  1446. }
  1447. BUG_ON(!chan->device || !chan->device->dev);
  1448. if (chan->device->dev->of_node)
  1449. ret = of_property_read_string(chan->device->dev->of_node,
  1450. "compatible", &tmp);
  1451. else
  1452. dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
  1453. dma_release_channel(chan);
  1454. if (ret)
  1455. return ret;
  1456. dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
  1457. if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
  1458. return PCM_SDMA;
  1459. return PCM_EDMA;
  1460. }
  1461. static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
  1462. {
  1463. int i;
  1464. u32 offset = 0;
  1465. if (pdata->version != MCASP_VERSION_4)
  1466. return pdata->tx_dma_offset;
  1467. for (i = 0; i < pdata->num_serializer; i++) {
  1468. if (pdata->serial_dir[i] == TX_MODE) {
  1469. if (!offset) {
  1470. offset = DAVINCI_MCASP_TXBUF_REG(i);
  1471. } else {
  1472. pr_err("%s: Only one serializer allowed!\n",
  1473. __func__);
  1474. break;
  1475. }
  1476. }
  1477. }
  1478. return offset;
  1479. }
  1480. static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
  1481. {
  1482. int i;
  1483. u32 offset = 0;
  1484. if (pdata->version != MCASP_VERSION_4)
  1485. return pdata->rx_dma_offset;
  1486. for (i = 0; i < pdata->num_serializer; i++) {
  1487. if (pdata->serial_dir[i] == RX_MODE) {
  1488. if (!offset) {
  1489. offset = DAVINCI_MCASP_RXBUF_REG(i);
  1490. } else {
  1491. pr_err("%s: Only one serializer allowed!\n",
  1492. __func__);
  1493. break;
  1494. }
  1495. }
  1496. }
  1497. return offset;
  1498. }
  1499. static int davinci_mcasp_probe(struct platform_device *pdev)
  1500. {
  1501. struct snd_dmaengine_dai_dma_data *dma_data;
  1502. struct resource *mem, *res, *dat;
  1503. struct davinci_mcasp_pdata *pdata;
  1504. struct davinci_mcasp *mcasp;
  1505. char *irq_name;
  1506. int *dma;
  1507. int irq;
  1508. int ret;
  1509. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  1510. dev_err(&pdev->dev, "No platform data supplied\n");
  1511. return -EINVAL;
  1512. }
  1513. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  1514. GFP_KERNEL);
  1515. if (!mcasp)
  1516. return -ENOMEM;
  1517. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  1518. if (!pdata) {
  1519. dev_err(&pdev->dev, "no platform data\n");
  1520. return -EINVAL;
  1521. }
  1522. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  1523. if (!mem) {
  1524. dev_warn(mcasp->dev,
  1525. "\"mpu\" mem resource not found, using index 0\n");
  1526. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1527. if (!mem) {
  1528. dev_err(&pdev->dev, "no mem resource?\n");
  1529. return -ENODEV;
  1530. }
  1531. }
  1532. mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
  1533. if (IS_ERR(mcasp->base))
  1534. return PTR_ERR(mcasp->base);
  1535. pm_runtime_enable(&pdev->dev);
  1536. mcasp->op_mode = pdata->op_mode;
  1537. /* sanity check for tdm slots parameter */
  1538. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1539. if (pdata->tdm_slots < 2) {
  1540. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1541. pdata->tdm_slots);
  1542. mcasp->tdm_slots = 2;
  1543. } else if (pdata->tdm_slots > 32) {
  1544. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1545. pdata->tdm_slots);
  1546. mcasp->tdm_slots = 32;
  1547. } else {
  1548. mcasp->tdm_slots = pdata->tdm_slots;
  1549. }
  1550. }
  1551. mcasp->num_serializer = pdata->num_serializer;
  1552. #ifdef CONFIG_PM_SLEEP
  1553. mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
  1554. sizeof(u32) * mcasp->num_serializer,
  1555. GFP_KERNEL);
  1556. #endif
  1557. mcasp->serial_dir = pdata->serial_dir;
  1558. mcasp->version = pdata->version;
  1559. mcasp->txnumevt = pdata->txnumevt;
  1560. mcasp->rxnumevt = pdata->rxnumevt;
  1561. mcasp->dev = &pdev->dev;
  1562. irq = platform_get_irq_byname(pdev, "common");
  1563. if (irq >= 0) {
  1564. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
  1565. dev_name(&pdev->dev));
  1566. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1567. davinci_mcasp_common_irq_handler,
  1568. IRQF_ONESHOT | IRQF_SHARED,
  1569. irq_name, mcasp);
  1570. if (ret) {
  1571. dev_err(&pdev->dev, "common IRQ request failed\n");
  1572. goto err;
  1573. }
  1574. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1575. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1576. }
  1577. irq = platform_get_irq_byname(pdev, "rx");
  1578. if (irq >= 0) {
  1579. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
  1580. dev_name(&pdev->dev));
  1581. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1582. davinci_mcasp_rx_irq_handler,
  1583. IRQF_ONESHOT, irq_name, mcasp);
  1584. if (ret) {
  1585. dev_err(&pdev->dev, "RX IRQ request failed\n");
  1586. goto err;
  1587. }
  1588. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1589. }
  1590. irq = platform_get_irq_byname(pdev, "tx");
  1591. if (irq >= 0) {
  1592. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
  1593. dev_name(&pdev->dev));
  1594. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1595. davinci_mcasp_tx_irq_handler,
  1596. IRQF_ONESHOT, irq_name, mcasp);
  1597. if (ret) {
  1598. dev_err(&pdev->dev, "TX IRQ request failed\n");
  1599. goto err;
  1600. }
  1601. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1602. }
  1603. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1604. if (dat)
  1605. mcasp->dat_port = true;
  1606. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1607. if (dat)
  1608. dma_data->addr = dat->start;
  1609. else
  1610. dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
  1611. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
  1612. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1613. if (res)
  1614. *dma = res->start;
  1615. else
  1616. *dma = pdata->tx_dma_channel;
  1617. /* dmaengine filter data for DT and non-DT boot */
  1618. if (pdev->dev.of_node)
  1619. dma_data->filter_data = "tx";
  1620. else
  1621. dma_data->filter_data = dma;
  1622. /* RX is not valid in DIT mode */
  1623. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1624. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1625. if (dat)
  1626. dma_data->addr = dat->start;
  1627. else
  1628. dma_data->addr =
  1629. mem->start + davinci_mcasp_rxdma_offset(pdata);
  1630. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
  1631. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1632. if (res)
  1633. *dma = res->start;
  1634. else
  1635. *dma = pdata->rx_dma_channel;
  1636. /* dmaengine filter data for DT and non-DT boot */
  1637. if (pdev->dev.of_node)
  1638. dma_data->filter_data = "rx";
  1639. else
  1640. dma_data->filter_data = dma;
  1641. }
  1642. if (mcasp->version < MCASP_VERSION_3) {
  1643. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  1644. /* dma_params->dma_addr is pointing to the data port address */
  1645. mcasp->dat_port = true;
  1646. } else {
  1647. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  1648. }
  1649. /* Allocate memory for long enough list for all possible
  1650. * scenarios. Maximum number tdm slots is 32 and there cannot
  1651. * be more serializers than given in the configuration. The
  1652. * serializer directions could be taken into account, but it
  1653. * would make code much more complex and save only couple of
  1654. * bytes.
  1655. */
  1656. mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
  1657. devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
  1658. (32 + mcasp->num_serializer - 2),
  1659. GFP_KERNEL);
  1660. mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
  1661. devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
  1662. (32 + mcasp->num_serializer - 2),
  1663. GFP_KERNEL);
  1664. if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
  1665. !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list)
  1666. return -ENOMEM;
  1667. ret = davinci_mcasp_set_ch_constraints(mcasp);
  1668. if (ret)
  1669. goto err;
  1670. dev_set_drvdata(&pdev->dev, mcasp);
  1671. mcasp_reparent_fck(pdev);
  1672. ret = devm_snd_soc_register_component(&pdev->dev,
  1673. &davinci_mcasp_component,
  1674. &davinci_mcasp_dai[pdata->op_mode], 1);
  1675. if (ret != 0)
  1676. goto err;
  1677. ret = davinci_mcasp_get_dma_type(mcasp);
  1678. switch (ret) {
  1679. case PCM_EDMA:
  1680. #if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
  1681. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1682. IS_MODULE(CONFIG_SND_EDMA_SOC))
  1683. ret = edma_pcm_platform_register(&pdev->dev);
  1684. #else
  1685. dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
  1686. ret = -EINVAL;
  1687. goto err;
  1688. #endif
  1689. break;
  1690. case PCM_SDMA:
  1691. #if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
  1692. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1693. IS_MODULE(CONFIG_SND_OMAP_SOC))
  1694. ret = omap_pcm_platform_register(&pdev->dev);
  1695. #else
  1696. dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
  1697. ret = -EINVAL;
  1698. goto err;
  1699. #endif
  1700. break;
  1701. default:
  1702. dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
  1703. case -EPROBE_DEFER:
  1704. goto err;
  1705. break;
  1706. }
  1707. if (ret) {
  1708. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1709. goto err;
  1710. }
  1711. return 0;
  1712. err:
  1713. pm_runtime_disable(&pdev->dev);
  1714. return ret;
  1715. }
  1716. static int davinci_mcasp_remove(struct platform_device *pdev)
  1717. {
  1718. pm_runtime_disable(&pdev->dev);
  1719. return 0;
  1720. }
  1721. static struct platform_driver davinci_mcasp_driver = {
  1722. .probe = davinci_mcasp_probe,
  1723. .remove = davinci_mcasp_remove,
  1724. .driver = {
  1725. .name = "davinci-mcasp",
  1726. .of_match_table = mcasp_dt_ids,
  1727. },
  1728. };
  1729. module_platform_driver(davinci_mcasp_driver);
  1730. MODULE_AUTHOR("Steve Chen");
  1731. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1732. MODULE_LICENSE("GPL");