be.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /**
  2. * Copyright (C) 2005 - 2016 Broadcom
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@broadcom.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #ifndef BEISCSI_H
  18. #define BEISCSI_H
  19. #include <linux/pci.h>
  20. #include <linux/if_vlan.h>
  21. #include <linux/irq_poll.h>
  22. #define FW_VER_LEN 32
  23. #define MCC_Q_LEN 128
  24. #define MCC_CQ_LEN 256
  25. #define MAX_MCC_CMD 16
  26. /* BladeEngine Generation numbers */
  27. #define BE_GEN2 2
  28. #define BE_GEN3 3
  29. #define BE_GEN4 4
  30. struct be_dma_mem {
  31. void *va;
  32. dma_addr_t dma;
  33. u32 size;
  34. };
  35. struct be_queue_info {
  36. struct be_dma_mem dma_mem;
  37. u16 len;
  38. u16 entry_size; /* Size of an element in the queue */
  39. u16 id;
  40. u16 tail, head;
  41. bool created;
  42. u16 used; /* Number of valid elements in the queue */
  43. };
  44. static inline u32 MODULO(u16 val, u16 limit)
  45. {
  46. WARN_ON(limit & (limit - 1));
  47. return val & (limit - 1);
  48. }
  49. static inline void index_inc(u16 *index, u16 limit)
  50. {
  51. *index = MODULO((*index + 1), limit);
  52. }
  53. static inline void *queue_head_node(struct be_queue_info *q)
  54. {
  55. return q->dma_mem.va + q->head * q->entry_size;
  56. }
  57. static inline void *queue_get_wrb(struct be_queue_info *q, unsigned int wrb_num)
  58. {
  59. return q->dma_mem.va + wrb_num * q->entry_size;
  60. }
  61. static inline void *queue_tail_node(struct be_queue_info *q)
  62. {
  63. return q->dma_mem.va + q->tail * q->entry_size;
  64. }
  65. static inline void queue_head_inc(struct be_queue_info *q)
  66. {
  67. index_inc(&q->head, q->len);
  68. }
  69. static inline void queue_tail_inc(struct be_queue_info *q)
  70. {
  71. index_inc(&q->tail, q->len);
  72. }
  73. /*ISCSI */
  74. struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
  75. bool enable;
  76. u32 min_eqd; /* in usecs */
  77. u32 max_eqd; /* in usecs */
  78. u32 prev_eqd; /* in usecs */
  79. u32 et_eqd; /* configured val when aic is off */
  80. ulong jiffies;
  81. u64 eq_prev; /* Used to calculate eqe */
  82. };
  83. struct be_eq_obj {
  84. bool todo_mcc_cq;
  85. bool todo_cq;
  86. u32 cq_count;
  87. struct be_queue_info q;
  88. struct beiscsi_hba *phba;
  89. struct be_queue_info *cq;
  90. struct work_struct mcc_work; /* Work Item */
  91. struct irq_poll iopoll;
  92. };
  93. struct be_mcc_obj {
  94. struct be_queue_info q;
  95. struct be_queue_info cq;
  96. };
  97. struct beiscsi_mcc_tag_state {
  98. unsigned long tag_state;
  99. #define MCC_TAG_STATE_RUNNING 0
  100. #define MCC_TAG_STATE_TIMEOUT 1
  101. #define MCC_TAG_STATE_ASYNC 2
  102. #define MCC_TAG_STATE_IGNORE 3
  103. void (*cbfn)(struct beiscsi_hba *, unsigned int);
  104. struct be_dma_mem tag_mem_state;
  105. };
  106. struct be_ctrl_info {
  107. u8 __iomem *csr;
  108. u8 __iomem *db; /* Door Bell */
  109. u8 __iomem *pcicfg; /* PCI config space */
  110. struct pci_dev *pdev;
  111. /* Mbox used for cmd request/response */
  112. struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
  113. struct be_dma_mem mbox_mem;
  114. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  115. * is stored for freeing purpose */
  116. struct be_dma_mem mbox_mem_alloced;
  117. /* MCC Rings */
  118. struct be_mcc_obj mcc_obj;
  119. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  120. wait_queue_head_t mcc_wait[MAX_MCC_CMD + 1];
  121. unsigned int mcc_tag[MAX_MCC_CMD];
  122. unsigned int mcc_tag_status[MAX_MCC_CMD + 1];
  123. unsigned short mcc_alloc_index;
  124. unsigned short mcc_free_index;
  125. unsigned int mcc_tag_available;
  126. struct beiscsi_mcc_tag_state ptag_state[MAX_MCC_CMD + 1];
  127. };
  128. #include "be_cmds.h"
  129. /* WRB index mask for MCC_Q_LEN queue entries */
  130. #define MCC_Q_WRB_IDX_MASK CQE_STATUS_WRB_MASK
  131. #define MCC_Q_WRB_IDX_SHIFT CQE_STATUS_WRB_SHIFT
  132. /* TAG is from 1...MAX_MCC_CMD, MASK includes MAX_MCC_CMD */
  133. #define MCC_Q_CMD_TAG_MASK ((MAX_MCC_CMD << 1) - 1)
  134. #define PAGE_SHIFT_4K 12
  135. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  136. #define mcc_timeout 120000 /* 12s timeout */
  137. #define BEISCSI_LOGOUT_SYNC_DELAY 250
  138. /* Returns number of pages spanned by the data starting at the given addr */
  139. #define PAGES_4K_SPANNED(_address, size) \
  140. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  141. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  142. /* Returns bit offset within a DWORD of a bitfield */
  143. #define AMAP_BIT_OFFSET(_struct, field) \
  144. (((size_t)&(((_struct *)0)->field))%32)
  145. /* Returns the bit mask of the field that is NOT shifted into location. */
  146. static inline u32 amap_mask(u32 bitsize)
  147. {
  148. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  149. }
  150. static inline void amap_set(void *ptr, u32 dw_offset, u32 mask,
  151. u32 offset, u32 value)
  152. {
  153. u32 *dw = (u32 *) ptr + dw_offset;
  154. *dw &= ~(mask << offset);
  155. *dw |= (mask & value) << offset;
  156. }
  157. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  158. amap_set(ptr, \
  159. offsetof(_struct, field)/32, \
  160. amap_mask(sizeof(((_struct *)0)->field)), \
  161. AMAP_BIT_OFFSET(_struct, field), \
  162. val)
  163. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  164. {
  165. u32 *dw = ptr;
  166. return mask & (*(dw + dw_offset) >> offset);
  167. }
  168. #define AMAP_GET_BITS(_struct, field, ptr) \
  169. amap_get(ptr, \
  170. offsetof(_struct, field)/32, \
  171. amap_mask(sizeof(((_struct *)0)->field)), \
  172. AMAP_BIT_OFFSET(_struct, field))
  173. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  174. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  175. static inline void swap_dws(void *wrb, int len)
  176. {
  177. #ifdef __BIG_ENDIAN
  178. u32 *dw = wrb;
  179. WARN_ON(len % 4);
  180. do {
  181. *dw = cpu_to_le32(*dw);
  182. dw++;
  183. len -= 4;
  184. } while (len);
  185. #endif /* __BIG_ENDIAN */
  186. }
  187. #endif /* BEISCSI_H */