rt2800lib.c 246 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, see <http://www.gnu.org/licenses/>.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RF(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  56. #define WAIT_FOR_MCU(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  58. H2M_MAILBOX_CSR_OWNER, (__reg))
  59. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  60. {
  61. /* check for rt2872 on SoC */
  62. if (!rt2x00_is_soc(rt2x00dev) ||
  63. !rt2x00_rt(rt2x00dev, RT2872))
  64. return false;
  65. /* we know for sure that these rf chipsets are used on rt305x boards */
  66. if (rt2x00_rf(rt2x00dev, RF3020) ||
  67. rt2x00_rf(rt2x00dev, RF3021) ||
  68. rt2x00_rf(rt2x00dev, RF3022))
  69. return true;
  70. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  71. return false;
  72. }
  73. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  74. const unsigned int word, const u8 value)
  75. {
  76. u32 reg;
  77. mutex_lock(&rt2x00dev->csr_mutex);
  78. /*
  79. * Wait until the BBP becomes available, afterwards we
  80. * can safely write the new data into the register.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  89. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  90. }
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, u8 *value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the BBP becomes available, afterwards we
  100. * can safely write the read request into the register.
  101. * After the data has been written, we wait until hardware
  102. * returns the correct value, if at any time the register
  103. * doesn't become available in time, reg will be 0xffffffff
  104. * which means we return 0xff to the caller.
  105. */
  106. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  107. reg = 0;
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  112. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  113. WAIT_FOR_BBP(rt2x00dev, &reg);
  114. }
  115. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  116. mutex_unlock(&rt2x00dev->csr_mutex);
  117. }
  118. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  119. const unsigned int word, const u8 value)
  120. {
  121. u32 reg;
  122. mutex_lock(&rt2x00dev->csr_mutex);
  123. /*
  124. * Wait until the RFCSR becomes available, afterwards we
  125. * can safely write the new data into the register.
  126. */
  127. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  128. reg = 0;
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  133. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  134. }
  135. mutex_unlock(&rt2x00dev->csr_mutex);
  136. }
  137. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  138. const unsigned int word, u8 *value)
  139. {
  140. u32 reg;
  141. mutex_lock(&rt2x00dev->csr_mutex);
  142. /*
  143. * Wait until the RFCSR becomes available, afterwards we
  144. * can safely write the read request into the register.
  145. * After the data has been written, we wait until hardware
  146. * returns the correct value, if at any time the register
  147. * doesn't become available in time, reg will be 0xffffffff
  148. * which means we return 0xff to the caller.
  149. */
  150. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  151. reg = 0;
  152. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  155. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  156. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  157. }
  158. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  159. mutex_unlock(&rt2x00dev->csr_mutex);
  160. }
  161. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int word, const u32 value)
  163. {
  164. u32 reg;
  165. mutex_lock(&rt2x00dev->csr_mutex);
  166. /*
  167. * Wait until the RF becomes available, afterwards we
  168. * can safely write the new data into the register.
  169. */
  170. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  171. reg = 0;
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  176. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  177. rt2x00_rf_write(rt2x00dev, word, value);
  178. }
  179. mutex_unlock(&rt2x00dev->csr_mutex);
  180. }
  181. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  182. [EEPROM_CHIP_ID] = 0x0000,
  183. [EEPROM_VERSION] = 0x0001,
  184. [EEPROM_MAC_ADDR_0] = 0x0002,
  185. [EEPROM_MAC_ADDR_1] = 0x0003,
  186. [EEPROM_MAC_ADDR_2] = 0x0004,
  187. [EEPROM_NIC_CONF0] = 0x001a,
  188. [EEPROM_NIC_CONF1] = 0x001b,
  189. [EEPROM_FREQ] = 0x001d,
  190. [EEPROM_LED_AG_CONF] = 0x001e,
  191. [EEPROM_LED_ACT_CONF] = 0x001f,
  192. [EEPROM_LED_POLARITY] = 0x0020,
  193. [EEPROM_NIC_CONF2] = 0x0021,
  194. [EEPROM_LNA] = 0x0022,
  195. [EEPROM_RSSI_BG] = 0x0023,
  196. [EEPROM_RSSI_BG2] = 0x0024,
  197. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  198. [EEPROM_RSSI_A] = 0x0025,
  199. [EEPROM_RSSI_A2] = 0x0026,
  200. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  201. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  202. [EEPROM_TXPOWER_DELTA] = 0x0028,
  203. [EEPROM_TXPOWER_BG1] = 0x0029,
  204. [EEPROM_TXPOWER_BG2] = 0x0030,
  205. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  206. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  207. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  208. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  209. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  210. [EEPROM_TXPOWER_A1] = 0x003c,
  211. [EEPROM_TXPOWER_A2] = 0x0053,
  212. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  213. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  214. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  215. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  216. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  217. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  218. [EEPROM_BBP_START] = 0x0078,
  219. };
  220. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  221. [EEPROM_CHIP_ID] = 0x0000,
  222. [EEPROM_VERSION] = 0x0001,
  223. [EEPROM_MAC_ADDR_0] = 0x0002,
  224. [EEPROM_MAC_ADDR_1] = 0x0003,
  225. [EEPROM_MAC_ADDR_2] = 0x0004,
  226. [EEPROM_NIC_CONF0] = 0x001a,
  227. [EEPROM_NIC_CONF1] = 0x001b,
  228. [EEPROM_NIC_CONF2] = 0x001c,
  229. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  230. [EEPROM_FREQ] = 0x0022,
  231. [EEPROM_LED_AG_CONF] = 0x0023,
  232. [EEPROM_LED_ACT_CONF] = 0x0024,
  233. [EEPROM_LED_POLARITY] = 0x0025,
  234. [EEPROM_LNA] = 0x0026,
  235. [EEPROM_EXT_LNA2] = 0x0027,
  236. [EEPROM_RSSI_BG] = 0x0028,
  237. [EEPROM_RSSI_BG2] = 0x0029,
  238. [EEPROM_RSSI_A] = 0x002a,
  239. [EEPROM_RSSI_A2] = 0x002b,
  240. [EEPROM_TXPOWER_BG1] = 0x0030,
  241. [EEPROM_TXPOWER_BG2] = 0x0037,
  242. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  243. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  244. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  245. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  246. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  247. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  248. [EEPROM_TXPOWER_A1] = 0x004b,
  249. [EEPROM_TXPOWER_A2] = 0x0065,
  250. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  251. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  252. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  253. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  254. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  255. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  256. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  257. };
  258. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  259. const enum rt2800_eeprom_word word)
  260. {
  261. const unsigned int *map;
  262. unsigned int index;
  263. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  264. "%s: invalid EEPROM word %d\n",
  265. wiphy_name(rt2x00dev->hw->wiphy), word))
  266. return 0;
  267. if (rt2x00_rt(rt2x00dev, RT3593))
  268. map = rt2800_eeprom_map_ext;
  269. else
  270. map = rt2800_eeprom_map;
  271. index = map[word];
  272. /* Index 0 is valid only for EEPROM_CHIP_ID.
  273. * Otherwise it means that the offset of the
  274. * given word is not initialized in the map,
  275. * or that the field is not usable on the
  276. * actual chipset.
  277. */
  278. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  279. "%s: invalid access of EEPROM word %d\n",
  280. wiphy_name(rt2x00dev->hw->wiphy), word);
  281. return index;
  282. }
  283. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  284. const enum rt2800_eeprom_word word)
  285. {
  286. unsigned int index;
  287. index = rt2800_eeprom_word_index(rt2x00dev, word);
  288. return rt2x00_eeprom_addr(rt2x00dev, index);
  289. }
  290. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  291. const enum rt2800_eeprom_word word, u16 *data)
  292. {
  293. unsigned int index;
  294. index = rt2800_eeprom_word_index(rt2x00dev, word);
  295. rt2x00_eeprom_read(rt2x00dev, index, data);
  296. }
  297. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  298. const enum rt2800_eeprom_word word, u16 data)
  299. {
  300. unsigned int index;
  301. index = rt2800_eeprom_word_index(rt2x00dev, word);
  302. rt2x00_eeprom_write(rt2x00dev, index, data);
  303. }
  304. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  305. const enum rt2800_eeprom_word array,
  306. unsigned int offset,
  307. u16 *data)
  308. {
  309. unsigned int index;
  310. index = rt2800_eeprom_word_index(rt2x00dev, array);
  311. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  312. }
  313. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  314. {
  315. u32 reg;
  316. int i, count;
  317. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  318. if (rt2x00_get_field32(reg, WLAN_EN))
  319. return 0;
  320. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  321. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  322. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  323. rt2x00_set_field32(&reg, WLAN_EN, 1);
  324. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  325. udelay(REGISTER_BUSY_DELAY);
  326. count = 0;
  327. do {
  328. /*
  329. * Check PLL_LD & XTAL_RDY.
  330. */
  331. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  332. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  333. if (rt2x00_get_field32(reg, PLL_LD) &&
  334. rt2x00_get_field32(reg, XTAL_RDY))
  335. break;
  336. udelay(REGISTER_BUSY_DELAY);
  337. }
  338. if (i >= REGISTER_BUSY_COUNT) {
  339. if (count >= 10)
  340. return -EIO;
  341. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  342. udelay(REGISTER_BUSY_DELAY);
  343. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  344. udelay(REGISTER_BUSY_DELAY);
  345. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  346. udelay(REGISTER_BUSY_DELAY);
  347. count++;
  348. } else {
  349. count = 0;
  350. }
  351. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  352. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  353. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  354. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  355. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  356. udelay(10);
  357. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  358. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  359. udelay(10);
  360. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  361. } while (count != 0);
  362. return 0;
  363. }
  364. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  365. const u8 command, const u8 token,
  366. const u8 arg0, const u8 arg1)
  367. {
  368. u32 reg;
  369. /*
  370. * SOC devices don't support MCU requests.
  371. */
  372. if (rt2x00_is_soc(rt2x00dev))
  373. return;
  374. mutex_lock(&rt2x00dev->csr_mutex);
  375. /*
  376. * Wait until the MCU becomes available, afterwards we
  377. * can safely write the new data into the register.
  378. */
  379. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  380. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  381. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  382. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  383. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  384. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  385. reg = 0;
  386. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  387. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  388. }
  389. mutex_unlock(&rt2x00dev->csr_mutex);
  390. }
  391. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  392. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  393. {
  394. unsigned int i = 0;
  395. u32 reg;
  396. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  397. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  398. if (reg && reg != ~0)
  399. return 0;
  400. msleep(1);
  401. }
  402. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  403. return -EBUSY;
  404. }
  405. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  406. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  407. {
  408. unsigned int i;
  409. u32 reg;
  410. /*
  411. * Some devices are really slow to respond here. Wait a whole second
  412. * before timing out.
  413. */
  414. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  415. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  416. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  417. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  418. return 0;
  419. msleep(10);
  420. }
  421. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  422. return -EACCES;
  423. }
  424. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  425. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  426. {
  427. u32 reg;
  428. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  429. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  430. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  431. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  432. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  433. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  434. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  435. }
  436. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  437. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  438. unsigned short *txwi_size,
  439. unsigned short *rxwi_size)
  440. {
  441. switch (rt2x00dev->chip.rt) {
  442. case RT3593:
  443. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  444. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  445. break;
  446. case RT5592:
  447. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  448. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  449. break;
  450. default:
  451. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  452. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  453. break;
  454. }
  455. }
  456. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  457. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  458. {
  459. u16 fw_crc;
  460. u16 crc;
  461. /*
  462. * The last 2 bytes in the firmware array are the crc checksum itself,
  463. * this means that we should never pass those 2 bytes to the crc
  464. * algorithm.
  465. */
  466. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  467. /*
  468. * Use the crc ccitt algorithm.
  469. * This will return the same value as the legacy driver which
  470. * used bit ordering reversion on the both the firmware bytes
  471. * before input input as well as on the final output.
  472. * Obviously using crc ccitt directly is much more efficient.
  473. */
  474. crc = crc_ccitt(~0, data, len - 2);
  475. /*
  476. * There is a small difference between the crc-itu-t + bitrev and
  477. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  478. * will be swapped, use swab16 to convert the crc to the correct
  479. * value.
  480. */
  481. crc = swab16(crc);
  482. return fw_crc == crc;
  483. }
  484. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  485. const u8 *data, const size_t len)
  486. {
  487. size_t offset = 0;
  488. size_t fw_len;
  489. bool multiple;
  490. /*
  491. * PCI(e) & SOC devices require firmware with a length
  492. * of 8kb. USB devices require firmware files with a length
  493. * of 4kb. Certain USB chipsets however require different firmware,
  494. * which Ralink only provides attached to the original firmware
  495. * file. Thus for USB devices, firmware files have a length
  496. * which is a multiple of 4kb. The firmware for rt3290 chip also
  497. * have a length which is a multiple of 4kb.
  498. */
  499. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  500. fw_len = 4096;
  501. else
  502. fw_len = 8192;
  503. multiple = true;
  504. /*
  505. * Validate the firmware length
  506. */
  507. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  508. return FW_BAD_LENGTH;
  509. /*
  510. * Check if the chipset requires one of the upper parts
  511. * of the firmware.
  512. */
  513. if (rt2x00_is_usb(rt2x00dev) &&
  514. !rt2x00_rt(rt2x00dev, RT2860) &&
  515. !rt2x00_rt(rt2x00dev, RT2872) &&
  516. !rt2x00_rt(rt2x00dev, RT3070) &&
  517. ((len / fw_len) == 1))
  518. return FW_BAD_VERSION;
  519. /*
  520. * 8kb firmware files must be checked as if it were
  521. * 2 separate firmware files.
  522. */
  523. while (offset < len) {
  524. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  525. return FW_BAD_CRC;
  526. offset += fw_len;
  527. }
  528. return FW_OK;
  529. }
  530. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  531. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  532. const u8 *data, const size_t len)
  533. {
  534. unsigned int i;
  535. u32 reg;
  536. int retval;
  537. if (rt2x00_rt(rt2x00dev, RT3290)) {
  538. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  539. if (retval)
  540. return -EBUSY;
  541. }
  542. /*
  543. * If driver doesn't wake up firmware here,
  544. * rt2800_load_firmware will hang forever when interface is up again.
  545. */
  546. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  547. /*
  548. * Wait for stable hardware.
  549. */
  550. if (rt2800_wait_csr_ready(rt2x00dev))
  551. return -EBUSY;
  552. if (rt2x00_is_pci(rt2x00dev)) {
  553. if (rt2x00_rt(rt2x00dev, RT3290) ||
  554. rt2x00_rt(rt2x00dev, RT3572) ||
  555. rt2x00_rt(rt2x00dev, RT5390) ||
  556. rt2x00_rt(rt2x00dev, RT5392)) {
  557. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  558. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  559. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  560. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  561. }
  562. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  563. }
  564. rt2800_disable_wpdma(rt2x00dev);
  565. /*
  566. * Write firmware to the device.
  567. */
  568. rt2800_drv_write_firmware(rt2x00dev, data, len);
  569. /*
  570. * Wait for device to stabilize.
  571. */
  572. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  573. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  574. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  575. break;
  576. msleep(1);
  577. }
  578. if (i == REGISTER_BUSY_COUNT) {
  579. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  580. return -EBUSY;
  581. }
  582. /*
  583. * Disable DMA, will be reenabled later when enabling
  584. * the radio.
  585. */
  586. rt2800_disable_wpdma(rt2x00dev);
  587. /*
  588. * Initialize firmware.
  589. */
  590. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  591. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  592. if (rt2x00_is_usb(rt2x00dev)) {
  593. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  594. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  595. }
  596. msleep(1);
  597. return 0;
  598. }
  599. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  600. void rt2800_write_tx_data(struct queue_entry *entry,
  601. struct txentry_desc *txdesc)
  602. {
  603. __le32 *txwi = rt2800_drv_get_txwi(entry);
  604. u32 word;
  605. int i;
  606. /*
  607. * Initialize TX Info descriptor
  608. */
  609. rt2x00_desc_read(txwi, 0, &word);
  610. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  611. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  612. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  613. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  614. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  615. rt2x00_set_field32(&word, TXWI_W0_TS,
  616. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  617. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  618. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  619. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  620. txdesc->u.ht.mpdu_density);
  621. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  622. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  623. rt2x00_set_field32(&word, TXWI_W0_BW,
  624. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  625. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  626. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  627. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  628. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  629. rt2x00_desc_write(txwi, 0, word);
  630. rt2x00_desc_read(txwi, 1, &word);
  631. rt2x00_set_field32(&word, TXWI_W1_ACK,
  632. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  633. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  634. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  635. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  636. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  637. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  638. txdesc->key_idx : txdesc->u.ht.wcid);
  639. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  640. txdesc->length);
  641. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  642. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  643. rt2x00_desc_write(txwi, 1, word);
  644. /*
  645. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  646. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  647. * When TXD_W3_WIV is set to 1 it will use the IV data
  648. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  649. * crypto entry in the registers should be used to encrypt the frame.
  650. *
  651. * Nulify all remaining words as well, we don't know how to program them.
  652. */
  653. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  654. _rt2x00_desc_write(txwi, i, 0);
  655. }
  656. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  657. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  658. {
  659. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  660. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  661. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  662. u16 eeprom;
  663. u8 offset0;
  664. u8 offset1;
  665. u8 offset2;
  666. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  667. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  668. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  669. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  670. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  671. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  672. } else {
  673. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  674. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  675. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  676. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  677. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  678. }
  679. /*
  680. * Convert the value from the descriptor into the RSSI value
  681. * If the value in the descriptor is 0, it is considered invalid
  682. * and the default (extremely low) rssi value is assumed
  683. */
  684. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  685. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  686. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  687. /*
  688. * mac80211 only accepts a single RSSI value. Calculating the
  689. * average doesn't deliver a fair answer either since -60:-60 would
  690. * be considered equally good as -50:-70 while the second is the one
  691. * which gives less energy...
  692. */
  693. rssi0 = max(rssi0, rssi1);
  694. return (int)max(rssi0, rssi2);
  695. }
  696. void rt2800_process_rxwi(struct queue_entry *entry,
  697. struct rxdone_entry_desc *rxdesc)
  698. {
  699. __le32 *rxwi = (__le32 *) entry->skb->data;
  700. u32 word;
  701. rt2x00_desc_read(rxwi, 0, &word);
  702. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  703. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  704. rt2x00_desc_read(rxwi, 1, &word);
  705. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  706. rxdesc->flags |= RX_FLAG_SHORT_GI;
  707. if (rt2x00_get_field32(word, RXWI_W1_BW))
  708. rxdesc->flags |= RX_FLAG_40MHZ;
  709. /*
  710. * Detect RX rate, always use MCS as signal type.
  711. */
  712. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  713. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  714. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  715. /*
  716. * Mask of 0x8 bit to remove the short preamble flag.
  717. */
  718. if (rxdesc->rate_mode == RATE_MODE_CCK)
  719. rxdesc->signal &= ~0x8;
  720. rt2x00_desc_read(rxwi, 2, &word);
  721. /*
  722. * Convert descriptor AGC value to RSSI value.
  723. */
  724. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  725. /*
  726. * Remove RXWI descriptor from start of the buffer.
  727. */
  728. skb_pull(entry->skb, entry->queue->winfo_size);
  729. }
  730. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  731. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  732. {
  733. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  734. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  735. struct txdone_entry_desc txdesc;
  736. u32 word;
  737. u16 mcs, real_mcs;
  738. int aggr, ampdu;
  739. /*
  740. * Obtain the status about this packet.
  741. */
  742. txdesc.flags = 0;
  743. rt2x00_desc_read(txwi, 0, &word);
  744. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  745. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  746. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  747. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  748. /*
  749. * If a frame was meant to be sent as a single non-aggregated MPDU
  750. * but ended up in an aggregate the used tx rate doesn't correlate
  751. * with the one specified in the TXWI as the whole aggregate is sent
  752. * with the same rate.
  753. *
  754. * For example: two frames are sent to rt2x00, the first one sets
  755. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  756. * and requests MCS15. If the hw aggregates both frames into one
  757. * AMDPU the tx status for both frames will contain MCS7 although
  758. * the frame was sent successfully.
  759. *
  760. * Hence, replace the requested rate with the real tx rate to not
  761. * confuse the rate control algortihm by providing clearly wrong
  762. * data.
  763. */
  764. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  765. skbdesc->tx_rate_idx = real_mcs;
  766. mcs = real_mcs;
  767. }
  768. if (aggr == 1 || ampdu == 1)
  769. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  770. /*
  771. * Ralink has a retry mechanism using a global fallback
  772. * table. We setup this fallback table to try the immediate
  773. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  774. * always contains the MCS used for the last transmission, be
  775. * it successful or not.
  776. */
  777. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  778. /*
  779. * Transmission succeeded. The number of retries is
  780. * mcs - real_mcs
  781. */
  782. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  783. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  784. } else {
  785. /*
  786. * Transmission failed. The number of retries is
  787. * always 7 in this case (for a total number of 8
  788. * frames sent).
  789. */
  790. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  791. txdesc.retry = rt2x00dev->long_retry;
  792. }
  793. /*
  794. * the frame was retried at least once
  795. * -> hw used fallback rates
  796. */
  797. if (txdesc.retry)
  798. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  799. rt2x00lib_txdone(entry, &txdesc);
  800. }
  801. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  802. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  803. unsigned int index)
  804. {
  805. return HW_BEACON_BASE(index);
  806. }
  807. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  808. unsigned int index)
  809. {
  810. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  811. }
  812. static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
  813. {
  814. struct data_queue *queue = rt2x00dev->bcn;
  815. struct queue_entry *entry;
  816. int i, bcn_num = 0;
  817. u64 off, reg = 0;
  818. u32 bssid_dw1;
  819. /*
  820. * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
  821. */
  822. for (i = 0; i < queue->limit; i++) {
  823. entry = &queue->entries[i];
  824. if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
  825. continue;
  826. off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
  827. reg |= off << (8 * bcn_num);
  828. bcn_num++;
  829. }
  830. WARN_ON_ONCE(bcn_num != rt2x00dev->intf_beaconing);
  831. rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
  832. rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
  833. /*
  834. * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
  835. */
  836. rt2800_register_read(rt2x00dev, MAC_BSSID_DW1, &bssid_dw1);
  837. rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
  838. bcn_num > 0 ? bcn_num - 1 : 0);
  839. rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
  840. }
  841. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  842. {
  843. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  844. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  845. unsigned int beacon_base;
  846. unsigned int padding_len;
  847. u32 orig_reg, reg;
  848. const int txwi_desc_size = entry->queue->winfo_size;
  849. /*
  850. * Disable beaconing while we are reloading the beacon data,
  851. * otherwise we might be sending out invalid data.
  852. */
  853. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  854. orig_reg = reg;
  855. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  856. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  857. /*
  858. * Add space for the TXWI in front of the skb.
  859. */
  860. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  861. /*
  862. * Register descriptor details in skb frame descriptor.
  863. */
  864. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  865. skbdesc->desc = entry->skb->data;
  866. skbdesc->desc_len = txwi_desc_size;
  867. /*
  868. * Add the TXWI for the beacon to the skb.
  869. */
  870. rt2800_write_tx_data(entry, txdesc);
  871. /*
  872. * Dump beacon to userspace through debugfs.
  873. */
  874. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  875. /*
  876. * Write entire beacon with TXWI and padding to register.
  877. */
  878. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  879. if (padding_len && skb_pad(entry->skb, padding_len)) {
  880. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  881. /* skb freed by skb_pad() on failure */
  882. entry->skb = NULL;
  883. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  884. return;
  885. }
  886. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  887. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  888. entry->skb->len + padding_len);
  889. __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
  890. /*
  891. * Change global beacons settings.
  892. */
  893. rt2800_update_beacons_setup(rt2x00dev);
  894. /*
  895. * Restore beaconing state.
  896. */
  897. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  898. /*
  899. * Clean up beacon skb.
  900. */
  901. dev_kfree_skb_any(entry->skb);
  902. entry->skb = NULL;
  903. }
  904. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  905. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  906. unsigned int index)
  907. {
  908. int i;
  909. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  910. unsigned int beacon_base;
  911. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  912. /*
  913. * For the Beacon base registers we only need to clear
  914. * the whole TXWI which (when set to 0) will invalidate
  915. * the entire beacon.
  916. */
  917. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  918. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  919. }
  920. void rt2800_clear_beacon(struct queue_entry *entry)
  921. {
  922. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  923. u32 orig_reg, reg;
  924. /*
  925. * Disable beaconing while we are reloading the beacon data,
  926. * otherwise we might be sending out invalid data.
  927. */
  928. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &orig_reg);
  929. reg = orig_reg;
  930. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  931. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  932. /*
  933. * Clear beacon.
  934. */
  935. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  936. __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
  937. /*
  938. * Change global beacons settings.
  939. */
  940. rt2800_update_beacons_setup(rt2x00dev);
  941. /*
  942. * Restore beaconing state.
  943. */
  944. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  945. }
  946. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  947. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  948. const struct rt2x00debug rt2800_rt2x00debug = {
  949. .owner = THIS_MODULE,
  950. .csr = {
  951. .read = rt2800_register_read,
  952. .write = rt2800_register_write,
  953. .flags = RT2X00DEBUGFS_OFFSET,
  954. .word_base = CSR_REG_BASE,
  955. .word_size = sizeof(u32),
  956. .word_count = CSR_REG_SIZE / sizeof(u32),
  957. },
  958. .eeprom = {
  959. /* NOTE: The local EEPROM access functions can't
  960. * be used here, use the generic versions instead.
  961. */
  962. .read = rt2x00_eeprom_read,
  963. .write = rt2x00_eeprom_write,
  964. .word_base = EEPROM_BASE,
  965. .word_size = sizeof(u16),
  966. .word_count = EEPROM_SIZE / sizeof(u16),
  967. },
  968. .bbp = {
  969. .read = rt2800_bbp_read,
  970. .write = rt2800_bbp_write,
  971. .word_base = BBP_BASE,
  972. .word_size = sizeof(u8),
  973. .word_count = BBP_SIZE / sizeof(u8),
  974. },
  975. .rf = {
  976. .read = rt2x00_rf_read,
  977. .write = rt2800_rf_write,
  978. .word_base = RF_BASE,
  979. .word_size = sizeof(u32),
  980. .word_count = RF_SIZE / sizeof(u32),
  981. },
  982. .rfcsr = {
  983. .read = rt2800_rfcsr_read,
  984. .write = rt2800_rfcsr_write,
  985. .word_base = RFCSR_BASE,
  986. .word_size = sizeof(u8),
  987. .word_count = RFCSR_SIZE / sizeof(u8),
  988. },
  989. };
  990. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  991. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  992. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  993. {
  994. u32 reg;
  995. if (rt2x00_rt(rt2x00dev, RT3290)) {
  996. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  997. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  998. } else {
  999. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1000. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  1001. }
  1002. }
  1003. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  1004. #ifdef CONFIG_RT2X00_LIB_LEDS
  1005. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  1006. enum led_brightness brightness)
  1007. {
  1008. struct rt2x00_led *led =
  1009. container_of(led_cdev, struct rt2x00_led, led_dev);
  1010. unsigned int enabled = brightness != LED_OFF;
  1011. unsigned int bg_mode =
  1012. (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
  1013. unsigned int polarity =
  1014. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1015. EEPROM_FREQ_LED_POLARITY);
  1016. unsigned int ledmode =
  1017. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1018. EEPROM_FREQ_LED_MODE);
  1019. u32 reg;
  1020. /* Check for SoC (SOC devices don't support MCU requests) */
  1021. if (rt2x00_is_soc(led->rt2x00dev)) {
  1022. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  1023. /* Set LED Polarity */
  1024. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  1025. /* Set LED Mode */
  1026. if (led->type == LED_TYPE_RADIO) {
  1027. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  1028. enabled ? 3 : 0);
  1029. } else if (led->type == LED_TYPE_ASSOC) {
  1030. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  1031. enabled ? 3 : 0);
  1032. } else if (led->type == LED_TYPE_QUALITY) {
  1033. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  1034. enabled ? 3 : 0);
  1035. }
  1036. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1037. } else {
  1038. if (led->type == LED_TYPE_RADIO) {
  1039. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1040. enabled ? 0x20 : 0);
  1041. } else if (led->type == LED_TYPE_ASSOC) {
  1042. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1043. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1044. } else if (led->type == LED_TYPE_QUALITY) {
  1045. /*
  1046. * The brightness is divided into 6 levels (0 - 5),
  1047. * The specs tell us the following levels:
  1048. * 0, 1 ,3, 7, 15, 31
  1049. * to determine the level in a simple way we can simply
  1050. * work with bitshifting:
  1051. * (1 << level) - 1
  1052. */
  1053. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1054. (1 << brightness / (LED_FULL / 6)) - 1,
  1055. polarity);
  1056. }
  1057. }
  1058. }
  1059. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1060. struct rt2x00_led *led, enum led_type type)
  1061. {
  1062. led->rt2x00dev = rt2x00dev;
  1063. led->type = type;
  1064. led->led_dev.brightness_set = rt2800_brightness_set;
  1065. led->flags = LED_INITIALIZED;
  1066. }
  1067. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1068. /*
  1069. * Configuration handlers.
  1070. */
  1071. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1072. const u8 *address,
  1073. int wcid)
  1074. {
  1075. struct mac_wcid_entry wcid_entry;
  1076. u32 offset;
  1077. offset = MAC_WCID_ENTRY(wcid);
  1078. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1079. if (address)
  1080. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1081. rt2800_register_multiwrite(rt2x00dev, offset,
  1082. &wcid_entry, sizeof(wcid_entry));
  1083. }
  1084. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1085. {
  1086. u32 offset;
  1087. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1088. rt2800_register_write(rt2x00dev, offset, 0);
  1089. }
  1090. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1091. int wcid, u32 bssidx)
  1092. {
  1093. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1094. u32 reg;
  1095. /*
  1096. * The BSS Idx numbers is split in a main value of 3 bits,
  1097. * and a extended field for adding one additional bit to the value.
  1098. */
  1099. rt2800_register_read(rt2x00dev, offset, &reg);
  1100. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1101. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1102. (bssidx & 0x8) >> 3);
  1103. rt2800_register_write(rt2x00dev, offset, reg);
  1104. }
  1105. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1106. struct rt2x00lib_crypto *crypto,
  1107. struct ieee80211_key_conf *key)
  1108. {
  1109. struct mac_iveiv_entry iveiv_entry;
  1110. u32 offset;
  1111. u32 reg;
  1112. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1113. if (crypto->cmd == SET_KEY) {
  1114. rt2800_register_read(rt2x00dev, offset, &reg);
  1115. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1116. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1117. /*
  1118. * Both the cipher as the BSS Idx numbers are split in a main
  1119. * value of 3 bits, and a extended field for adding one additional
  1120. * bit to the value.
  1121. */
  1122. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1123. (crypto->cipher & 0x7));
  1124. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1125. (crypto->cipher & 0x8) >> 3);
  1126. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1127. rt2800_register_write(rt2x00dev, offset, reg);
  1128. } else {
  1129. /* Delete the cipher without touching the bssidx */
  1130. rt2800_register_read(rt2x00dev, offset, &reg);
  1131. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1132. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1133. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1134. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1135. rt2800_register_write(rt2x00dev, offset, reg);
  1136. }
  1137. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1138. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1139. if ((crypto->cipher == CIPHER_TKIP) ||
  1140. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1141. (crypto->cipher == CIPHER_AES))
  1142. iveiv_entry.iv[3] |= 0x20;
  1143. iveiv_entry.iv[3] |= key->keyidx << 6;
  1144. rt2800_register_multiwrite(rt2x00dev, offset,
  1145. &iveiv_entry, sizeof(iveiv_entry));
  1146. }
  1147. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1148. struct rt2x00lib_crypto *crypto,
  1149. struct ieee80211_key_conf *key)
  1150. {
  1151. struct hw_key_entry key_entry;
  1152. struct rt2x00_field32 field;
  1153. u32 offset;
  1154. u32 reg;
  1155. if (crypto->cmd == SET_KEY) {
  1156. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1157. memcpy(key_entry.key, crypto->key,
  1158. sizeof(key_entry.key));
  1159. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1160. sizeof(key_entry.tx_mic));
  1161. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1162. sizeof(key_entry.rx_mic));
  1163. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1164. rt2800_register_multiwrite(rt2x00dev, offset,
  1165. &key_entry, sizeof(key_entry));
  1166. }
  1167. /*
  1168. * The cipher types are stored over multiple registers
  1169. * starting with SHARED_KEY_MODE_BASE each word will have
  1170. * 32 bits and contains the cipher types for 2 bssidx each.
  1171. * Using the correct defines correctly will cause overhead,
  1172. * so just calculate the correct offset.
  1173. */
  1174. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1175. field.bit_mask = 0x7 << field.bit_offset;
  1176. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1177. rt2800_register_read(rt2x00dev, offset, &reg);
  1178. rt2x00_set_field32(&reg, field,
  1179. (crypto->cmd == SET_KEY) * crypto->cipher);
  1180. rt2800_register_write(rt2x00dev, offset, reg);
  1181. /*
  1182. * Update WCID information
  1183. */
  1184. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1185. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1186. crypto->bssidx);
  1187. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1188. return 0;
  1189. }
  1190. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1191. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1192. struct rt2x00lib_crypto *crypto,
  1193. struct ieee80211_key_conf *key)
  1194. {
  1195. struct hw_key_entry key_entry;
  1196. u32 offset;
  1197. if (crypto->cmd == SET_KEY) {
  1198. /*
  1199. * Allow key configuration only for STAs that are
  1200. * known by the hw.
  1201. */
  1202. if (crypto->wcid > WCID_END)
  1203. return -ENOSPC;
  1204. key->hw_key_idx = crypto->wcid;
  1205. memcpy(key_entry.key, crypto->key,
  1206. sizeof(key_entry.key));
  1207. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1208. sizeof(key_entry.tx_mic));
  1209. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1210. sizeof(key_entry.rx_mic));
  1211. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1212. rt2800_register_multiwrite(rt2x00dev, offset,
  1213. &key_entry, sizeof(key_entry));
  1214. }
  1215. /*
  1216. * Update WCID information
  1217. */
  1218. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1219. return 0;
  1220. }
  1221. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1222. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1223. struct ieee80211_sta *sta)
  1224. {
  1225. int wcid;
  1226. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1227. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1228. /*
  1229. * Search for the first free WCID entry and return the corresponding
  1230. * index.
  1231. */
  1232. wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
  1233. /*
  1234. * Store selected wcid even if it is invalid so that we can
  1235. * later decide if the STA is uploaded into the hw.
  1236. */
  1237. sta_priv->wcid = wcid;
  1238. /*
  1239. * No space left in the device, however, we can still communicate
  1240. * with the STA -> No error.
  1241. */
  1242. if (wcid > WCID_END)
  1243. return 0;
  1244. __set_bit(wcid - WCID_START, drv_data->sta_ids);
  1245. /*
  1246. * Clean up WCID attributes and write STA address to the device.
  1247. */
  1248. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1249. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1250. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1251. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1252. return 0;
  1253. }
  1254. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1255. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1256. {
  1257. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1258. if (wcid > WCID_END)
  1259. return 0;
  1260. /*
  1261. * Remove WCID entry, no need to clean the attributes as they will
  1262. * get renewed when the WCID is reused.
  1263. */
  1264. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1265. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1266. return 0;
  1267. }
  1268. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1269. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1270. const unsigned int filter_flags)
  1271. {
  1272. u32 reg;
  1273. /*
  1274. * Start configuration steps.
  1275. * Note that the version error will always be dropped
  1276. * and broadcast frames will always be accepted since
  1277. * there is no filter for it at this time.
  1278. */
  1279. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1280. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1281. !(filter_flags & FIF_FCSFAIL));
  1282. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1283. !(filter_flags & FIF_PLCPFAIL));
  1284. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1285. !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
  1286. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1287. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1288. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1289. !(filter_flags & FIF_ALLMULTI));
  1290. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1291. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1292. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1293. !(filter_flags & FIF_CONTROL));
  1294. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1295. !(filter_flags & FIF_CONTROL));
  1296. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1297. !(filter_flags & FIF_CONTROL));
  1298. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1299. !(filter_flags & FIF_CONTROL));
  1300. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1301. !(filter_flags & FIF_CONTROL));
  1302. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1303. !(filter_flags & FIF_PSPOLL));
  1304. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1305. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1306. !(filter_flags & FIF_CONTROL));
  1307. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1308. !(filter_flags & FIF_CONTROL));
  1309. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1310. }
  1311. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1312. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1313. struct rt2x00intf_conf *conf, const unsigned int flags)
  1314. {
  1315. u32 reg;
  1316. bool update_bssid = false;
  1317. if (flags & CONFIG_UPDATE_TYPE) {
  1318. /*
  1319. * Enable synchronisation.
  1320. */
  1321. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1322. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1323. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1324. if (conf->sync == TSF_SYNC_AP_NONE) {
  1325. /*
  1326. * Tune beacon queue transmit parameters for AP mode
  1327. */
  1328. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1329. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1330. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1331. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1332. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1333. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1334. } else {
  1335. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1336. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1337. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1338. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1339. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1340. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1341. }
  1342. }
  1343. if (flags & CONFIG_UPDATE_MAC) {
  1344. if (flags & CONFIG_UPDATE_TYPE &&
  1345. conf->sync == TSF_SYNC_AP_NONE) {
  1346. /*
  1347. * The BSSID register has to be set to our own mac
  1348. * address in AP mode.
  1349. */
  1350. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1351. update_bssid = true;
  1352. }
  1353. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1354. reg = le32_to_cpu(conf->mac[1]);
  1355. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1356. conf->mac[1] = cpu_to_le32(reg);
  1357. }
  1358. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1359. conf->mac, sizeof(conf->mac));
  1360. }
  1361. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1362. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1363. reg = le32_to_cpu(conf->bssid[1]);
  1364. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1365. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  1366. conf->bssid[1] = cpu_to_le32(reg);
  1367. }
  1368. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1369. conf->bssid, sizeof(conf->bssid));
  1370. }
  1371. }
  1372. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1373. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1374. struct rt2x00lib_erp *erp)
  1375. {
  1376. bool any_sta_nongf = !!(erp->ht_opmode &
  1377. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1378. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1379. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1380. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1381. u32 reg;
  1382. /* default protection rate for HT20: OFDM 24M */
  1383. mm20_rate = gf20_rate = 0x4004;
  1384. /* default protection rate for HT40: duplicate OFDM 24M */
  1385. mm40_rate = gf40_rate = 0x4084;
  1386. switch (protection) {
  1387. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1388. /*
  1389. * All STAs in this BSS are HT20/40 but there might be
  1390. * STAs not supporting greenfield mode.
  1391. * => Disable protection for HT transmissions.
  1392. */
  1393. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1394. break;
  1395. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1396. /*
  1397. * All STAs in this BSS are HT20 or HT20/40 but there
  1398. * might be STAs not supporting greenfield mode.
  1399. * => Protect all HT40 transmissions.
  1400. */
  1401. mm20_mode = gf20_mode = 0;
  1402. mm40_mode = gf40_mode = 2;
  1403. break;
  1404. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1405. /*
  1406. * Nonmember protection:
  1407. * According to 802.11n we _should_ protect all
  1408. * HT transmissions (but we don't have to).
  1409. *
  1410. * But if cts_protection is enabled we _shall_ protect
  1411. * all HT transmissions using a CCK rate.
  1412. *
  1413. * And if any station is non GF we _shall_ protect
  1414. * GF transmissions.
  1415. *
  1416. * We decide to protect everything
  1417. * -> fall through to mixed mode.
  1418. */
  1419. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1420. /*
  1421. * Legacy STAs are present
  1422. * => Protect all HT transmissions.
  1423. */
  1424. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1425. /*
  1426. * If erp protection is needed we have to protect HT
  1427. * transmissions with CCK 11M long preamble.
  1428. */
  1429. if (erp->cts_protection) {
  1430. /* don't duplicate RTS/CTS in CCK mode */
  1431. mm20_rate = mm40_rate = 0x0003;
  1432. gf20_rate = gf40_rate = 0x0003;
  1433. }
  1434. break;
  1435. }
  1436. /* check for STAs not supporting greenfield mode */
  1437. if (any_sta_nongf)
  1438. gf20_mode = gf40_mode = 2;
  1439. /* Update HT protection config */
  1440. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1441. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1442. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1443. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1444. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1445. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1446. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1447. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1448. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1449. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1450. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1451. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1452. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1453. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1454. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1455. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1456. }
  1457. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1458. u32 changed)
  1459. {
  1460. u32 reg;
  1461. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1462. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1463. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1464. !!erp->short_preamble);
  1465. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1466. !!erp->short_preamble);
  1467. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1468. }
  1469. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1470. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1471. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1472. erp->cts_protection ? 2 : 0);
  1473. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1474. }
  1475. if (changed & BSS_CHANGED_BASIC_RATES) {
  1476. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1477. erp->basic_rates);
  1478. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1479. }
  1480. if (changed & BSS_CHANGED_ERP_SLOT) {
  1481. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1482. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1483. erp->slot_time);
  1484. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1485. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1486. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1487. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1488. }
  1489. if (changed & BSS_CHANGED_BEACON_INT) {
  1490. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1491. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1492. erp->beacon_int * 16);
  1493. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1494. }
  1495. if (changed & BSS_CHANGED_HT)
  1496. rt2800_config_ht_opmode(rt2x00dev, erp);
  1497. }
  1498. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1499. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1500. {
  1501. u32 reg;
  1502. u16 eeprom;
  1503. u8 led_ctrl, led_g_mode, led_r_mode;
  1504. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1505. if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
  1506. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1507. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1508. } else {
  1509. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1510. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1511. }
  1512. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1513. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1514. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1515. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1516. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1517. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1518. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1519. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1520. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1521. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1522. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1523. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1524. } else {
  1525. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1526. (led_g_mode << 2) | led_r_mode, 1);
  1527. }
  1528. }
  1529. }
  1530. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1531. enum antenna ant)
  1532. {
  1533. u32 reg;
  1534. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1535. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1536. if (rt2x00_is_pci(rt2x00dev)) {
  1537. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1538. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1539. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1540. } else if (rt2x00_is_usb(rt2x00dev))
  1541. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1542. eesk_pin, 0);
  1543. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1544. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1545. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1546. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1547. }
  1548. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1549. {
  1550. u8 r1;
  1551. u8 r3;
  1552. u16 eeprom;
  1553. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1554. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1555. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1556. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1557. rt2800_config_3572bt_ant(rt2x00dev);
  1558. /*
  1559. * Configure the TX antenna.
  1560. */
  1561. switch (ant->tx_chain_num) {
  1562. case 1:
  1563. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1564. break;
  1565. case 2:
  1566. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1567. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1568. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1569. else
  1570. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1571. break;
  1572. case 3:
  1573. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1574. break;
  1575. }
  1576. /*
  1577. * Configure the RX antenna.
  1578. */
  1579. switch (ant->rx_chain_num) {
  1580. case 1:
  1581. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1582. rt2x00_rt(rt2x00dev, RT3090) ||
  1583. rt2x00_rt(rt2x00dev, RT3352) ||
  1584. rt2x00_rt(rt2x00dev, RT3390)) {
  1585. rt2800_eeprom_read(rt2x00dev,
  1586. EEPROM_NIC_CONF1, &eeprom);
  1587. if (rt2x00_get_field16(eeprom,
  1588. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1589. rt2800_set_ant_diversity(rt2x00dev,
  1590. rt2x00dev->default_ant.rx);
  1591. }
  1592. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1593. break;
  1594. case 2:
  1595. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1596. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1597. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1598. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1599. rt2x00dev->curr_band == NL80211_BAND_5GHZ);
  1600. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1601. } else {
  1602. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1603. }
  1604. break;
  1605. case 3:
  1606. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1607. break;
  1608. }
  1609. rt2800_bbp_write(rt2x00dev, 3, r3);
  1610. rt2800_bbp_write(rt2x00dev, 1, r1);
  1611. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1612. if (ant->rx_chain_num == 1)
  1613. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1614. else
  1615. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1616. }
  1617. }
  1618. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1619. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1620. struct rt2x00lib_conf *libconf)
  1621. {
  1622. u16 eeprom;
  1623. short lna_gain;
  1624. if (libconf->rf.channel <= 14) {
  1625. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1626. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1627. } else if (libconf->rf.channel <= 64) {
  1628. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1629. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1630. } else if (libconf->rf.channel <= 128) {
  1631. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1632. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1633. lna_gain = rt2x00_get_field16(eeprom,
  1634. EEPROM_EXT_LNA2_A1);
  1635. } else {
  1636. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1637. lna_gain = rt2x00_get_field16(eeprom,
  1638. EEPROM_RSSI_BG2_LNA_A1);
  1639. }
  1640. } else {
  1641. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1642. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1643. lna_gain = rt2x00_get_field16(eeprom,
  1644. EEPROM_EXT_LNA2_A2);
  1645. } else {
  1646. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1647. lna_gain = rt2x00_get_field16(eeprom,
  1648. EEPROM_RSSI_A2_LNA_A2);
  1649. }
  1650. }
  1651. rt2x00dev->lna_gain = lna_gain;
  1652. }
  1653. #define FREQ_OFFSET_BOUND 0x5f
  1654. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1655. {
  1656. u8 freq_offset, prev_freq_offset;
  1657. u8 rfcsr, prev_rfcsr;
  1658. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1659. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1660. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1661. prev_rfcsr = rfcsr;
  1662. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1663. if (rfcsr == prev_rfcsr)
  1664. return;
  1665. if (rt2x00_is_usb(rt2x00dev)) {
  1666. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1667. freq_offset, prev_rfcsr);
  1668. return;
  1669. }
  1670. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1671. while (prev_freq_offset != freq_offset) {
  1672. if (prev_freq_offset < freq_offset)
  1673. prev_freq_offset++;
  1674. else
  1675. prev_freq_offset--;
  1676. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1677. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1678. usleep_range(1000, 1500);
  1679. }
  1680. }
  1681. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1682. struct ieee80211_conf *conf,
  1683. struct rf_channel *rf,
  1684. struct channel_info *info)
  1685. {
  1686. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1687. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1688. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1689. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1690. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1691. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1692. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1693. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1694. if (rf->channel > 14) {
  1695. /*
  1696. * When TX power is below 0, we should increase it by 7 to
  1697. * make it a positive value (Minimum value is -7).
  1698. * However this means that values between 0 and 7 have
  1699. * double meaning, and we should set a 7DBm boost flag.
  1700. */
  1701. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1702. (info->default_power1 >= 0));
  1703. if (info->default_power1 < 0)
  1704. info->default_power1 += 7;
  1705. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1706. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1707. (info->default_power2 >= 0));
  1708. if (info->default_power2 < 0)
  1709. info->default_power2 += 7;
  1710. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1711. } else {
  1712. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1713. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1714. }
  1715. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1716. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1717. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1718. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1719. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1720. udelay(200);
  1721. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1722. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1723. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1724. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1725. udelay(200);
  1726. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1727. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1728. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1729. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1730. }
  1731. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1732. struct ieee80211_conf *conf,
  1733. struct rf_channel *rf,
  1734. struct channel_info *info)
  1735. {
  1736. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1737. u8 rfcsr, calib_tx, calib_rx;
  1738. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1739. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1740. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1741. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1742. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1743. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1744. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1745. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1746. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1747. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1748. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1749. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1750. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1751. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1752. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1753. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1754. rt2x00dev->default_ant.rx_chain_num <= 1);
  1755. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1756. rt2x00dev->default_ant.rx_chain_num <= 2);
  1757. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1758. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1759. rt2x00dev->default_ant.tx_chain_num <= 1);
  1760. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1761. rt2x00dev->default_ant.tx_chain_num <= 2);
  1762. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1763. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1764. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1765. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1766. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1767. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1768. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1769. } else {
  1770. if (conf_is_ht40(conf)) {
  1771. calib_tx = drv_data->calibration_bw40;
  1772. calib_rx = drv_data->calibration_bw40;
  1773. } else {
  1774. calib_tx = drv_data->calibration_bw20;
  1775. calib_rx = drv_data->calibration_bw20;
  1776. }
  1777. }
  1778. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1779. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1780. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1781. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1782. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1783. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1784. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1785. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1786. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1787. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1788. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1789. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1790. msleep(1);
  1791. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1792. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1793. }
  1794. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1795. struct ieee80211_conf *conf,
  1796. struct rf_channel *rf,
  1797. struct channel_info *info)
  1798. {
  1799. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1800. u8 rfcsr;
  1801. u32 reg;
  1802. if (rf->channel <= 14) {
  1803. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1804. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1805. } else {
  1806. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1807. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1808. }
  1809. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1810. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1811. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1812. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1813. if (rf->channel <= 14)
  1814. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1815. else
  1816. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1817. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1818. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1819. if (rf->channel <= 14)
  1820. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1821. else
  1822. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1823. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1824. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1825. if (rf->channel <= 14) {
  1826. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1827. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1828. info->default_power1);
  1829. } else {
  1830. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1831. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1832. (info->default_power1 & 0x3) |
  1833. ((info->default_power1 & 0xC) << 1));
  1834. }
  1835. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1836. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1837. if (rf->channel <= 14) {
  1838. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1839. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1840. info->default_power2);
  1841. } else {
  1842. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1843. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1844. (info->default_power2 & 0x3) |
  1845. ((info->default_power2 & 0xC) << 1));
  1846. }
  1847. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1848. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1849. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1850. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1851. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1852. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1853. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1854. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1855. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1856. if (rf->channel <= 14) {
  1857. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1858. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1859. }
  1860. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1861. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1862. } else {
  1863. switch (rt2x00dev->default_ant.tx_chain_num) {
  1864. case 1:
  1865. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1866. case 2:
  1867. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1868. break;
  1869. }
  1870. switch (rt2x00dev->default_ant.rx_chain_num) {
  1871. case 1:
  1872. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1873. case 2:
  1874. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1875. break;
  1876. }
  1877. }
  1878. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1879. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1880. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1881. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1882. if (conf_is_ht40(conf)) {
  1883. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1884. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1885. } else {
  1886. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1887. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1888. }
  1889. if (rf->channel <= 14) {
  1890. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1891. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1892. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1893. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1894. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1895. rfcsr = 0x4c;
  1896. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1897. drv_data->txmixer_gain_24g);
  1898. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1899. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1900. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1901. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1902. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1903. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1904. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1905. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1906. } else {
  1907. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1908. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1909. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1910. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1911. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1912. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1913. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1914. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1915. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1916. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1917. rfcsr = 0x7a;
  1918. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1919. drv_data->txmixer_gain_5g);
  1920. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1921. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1922. if (rf->channel <= 64) {
  1923. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1924. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1925. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1926. } else if (rf->channel <= 128) {
  1927. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1928. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1929. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1930. } else {
  1931. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1932. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1933. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1934. }
  1935. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1936. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1937. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1938. }
  1939. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1940. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1941. if (rf->channel <= 14)
  1942. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1943. else
  1944. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1945. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1946. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1947. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1948. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1949. }
  1950. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  1951. struct ieee80211_conf *conf,
  1952. struct rf_channel *rf,
  1953. struct channel_info *info)
  1954. {
  1955. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1956. u8 txrx_agc_fc;
  1957. u8 txrx_h20m;
  1958. u8 rfcsr;
  1959. u8 bbp;
  1960. const bool txbf_enabled = false; /* TODO */
  1961. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  1962. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  1963. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  1964. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  1965. rt2800_bbp_write(rt2x00dev, 109, bbp);
  1966. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  1967. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  1968. rt2800_bbp_write(rt2x00dev, 110, bbp);
  1969. if (rf->channel <= 14) {
  1970. /* Restore BBP 25 & 26 for 2.4 GHz */
  1971. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1972. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1973. } else {
  1974. /* Hard code BBP 25 & 26 for 5GHz */
  1975. /* Enable IQ Phase correction */
  1976. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1977. /* Setup IQ Phase correction value */
  1978. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1979. }
  1980. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1981. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  1982. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1983. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  1984. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1985. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1986. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  1987. if (rf->channel <= 14)
  1988. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  1989. else
  1990. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  1991. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1992. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  1993. if (rf->channel <= 14) {
  1994. rfcsr = 0;
  1995. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1996. info->default_power1 & 0x1f);
  1997. } else {
  1998. if (rt2x00_is_usb(rt2x00dev))
  1999. rfcsr = 0x40;
  2000. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2001. ((info->default_power1 & 0x18) << 1) |
  2002. (info->default_power1 & 7));
  2003. }
  2004. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  2005. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  2006. if (rf->channel <= 14) {
  2007. rfcsr = 0;
  2008. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2009. info->default_power2 & 0x1f);
  2010. } else {
  2011. if (rt2x00_is_usb(rt2x00dev))
  2012. rfcsr = 0x40;
  2013. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2014. ((info->default_power2 & 0x18) << 1) |
  2015. (info->default_power2 & 7));
  2016. }
  2017. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2018. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  2019. if (rf->channel <= 14) {
  2020. rfcsr = 0;
  2021. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2022. info->default_power3 & 0x1f);
  2023. } else {
  2024. if (rt2x00_is_usb(rt2x00dev))
  2025. rfcsr = 0x40;
  2026. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2027. ((info->default_power3 & 0x18) << 1) |
  2028. (info->default_power3 & 7));
  2029. }
  2030. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2031. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2032. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2033. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2034. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2035. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2036. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2037. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2038. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2039. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2040. switch (rt2x00dev->default_ant.tx_chain_num) {
  2041. case 3:
  2042. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2043. /* fallthrough */
  2044. case 2:
  2045. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2046. /* fallthrough */
  2047. case 1:
  2048. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2049. break;
  2050. }
  2051. switch (rt2x00dev->default_ant.rx_chain_num) {
  2052. case 3:
  2053. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2054. /* fallthrough */
  2055. case 2:
  2056. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2057. /* fallthrough */
  2058. case 1:
  2059. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2060. break;
  2061. }
  2062. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2063. rt2800_adjust_freq_offset(rt2x00dev);
  2064. if (conf_is_ht40(conf)) {
  2065. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2066. RFCSR24_TX_AGC_FC);
  2067. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2068. RFCSR24_TX_H20M);
  2069. } else {
  2070. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2071. RFCSR24_TX_AGC_FC);
  2072. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2073. RFCSR24_TX_H20M);
  2074. }
  2075. /* NOTE: the reference driver does not writes the new value
  2076. * back to RFCSR 32
  2077. */
  2078. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2079. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2080. if (rf->channel <= 14)
  2081. rfcsr = 0xa0;
  2082. else
  2083. rfcsr = 0x80;
  2084. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2085. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2086. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2087. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2088. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2089. /* Band selection */
  2090. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2091. if (rf->channel <= 14)
  2092. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2093. else
  2094. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2095. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2096. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2097. if (rf->channel <= 14)
  2098. rfcsr = 0x3c;
  2099. else
  2100. rfcsr = 0x20;
  2101. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2102. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2103. if (rf->channel <= 14)
  2104. rfcsr = 0x1a;
  2105. else
  2106. rfcsr = 0x12;
  2107. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2108. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2109. if (rf->channel >= 1 && rf->channel <= 14)
  2110. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2111. else if (rf->channel >= 36 && rf->channel <= 64)
  2112. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2113. else if (rf->channel >= 100 && rf->channel <= 128)
  2114. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2115. else
  2116. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2117. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2118. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2119. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2120. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2121. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2122. if (rf->channel <= 14) {
  2123. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2124. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2125. } else {
  2126. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2127. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2128. }
  2129. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2130. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2131. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2132. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2133. if (rf->channel <= 14) {
  2134. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2135. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2136. } else {
  2137. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2138. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2139. }
  2140. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2141. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2142. if (rf->channel <= 14)
  2143. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2144. else
  2145. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2146. if (txbf_enabled)
  2147. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2148. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2149. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2150. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2151. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2152. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2153. if (rf->channel <= 14)
  2154. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2155. else
  2156. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2157. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2158. if (rf->channel <= 14) {
  2159. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2160. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2161. } else {
  2162. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2163. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2164. }
  2165. /* Initiate VCO calibration */
  2166. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2167. if (rf->channel <= 14) {
  2168. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2169. } else {
  2170. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2171. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2172. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2173. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2174. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2175. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2176. }
  2177. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2178. if (rf->channel >= 1 && rf->channel <= 14) {
  2179. rfcsr = 0x23;
  2180. if (txbf_enabled)
  2181. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2182. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2183. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2184. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2185. rfcsr = 0x36;
  2186. if (txbf_enabled)
  2187. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2188. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2189. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2190. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2191. rfcsr = 0x32;
  2192. if (txbf_enabled)
  2193. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2194. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2195. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2196. } else {
  2197. rfcsr = 0x30;
  2198. if (txbf_enabled)
  2199. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2200. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2201. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2202. }
  2203. }
  2204. #define POWER_BOUND 0x27
  2205. #define POWER_BOUND_5G 0x2b
  2206. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2207. struct ieee80211_conf *conf,
  2208. struct rf_channel *rf,
  2209. struct channel_info *info)
  2210. {
  2211. u8 rfcsr;
  2212. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2213. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2214. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2215. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2216. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2217. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2218. if (info->default_power1 > POWER_BOUND)
  2219. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2220. else
  2221. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2222. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2223. rt2800_adjust_freq_offset(rt2x00dev);
  2224. if (rf->channel <= 14) {
  2225. if (rf->channel == 6)
  2226. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2227. else
  2228. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2229. if (rf->channel >= 1 && rf->channel <= 6)
  2230. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2231. else if (rf->channel >= 7 && rf->channel <= 11)
  2232. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2233. else if (rf->channel >= 12 && rf->channel <= 14)
  2234. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2235. }
  2236. }
  2237. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2238. struct ieee80211_conf *conf,
  2239. struct rf_channel *rf,
  2240. struct channel_info *info)
  2241. {
  2242. u8 rfcsr;
  2243. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2244. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2245. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2246. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2247. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2248. if (info->default_power1 > POWER_BOUND)
  2249. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2250. else
  2251. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2252. if (info->default_power2 > POWER_BOUND)
  2253. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2254. else
  2255. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2256. rt2800_adjust_freq_offset(rt2x00dev);
  2257. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2258. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2259. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2260. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2261. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2262. else
  2263. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2264. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2265. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2266. else
  2267. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2268. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2269. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2270. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2271. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2272. }
  2273. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2274. struct ieee80211_conf *conf,
  2275. struct rf_channel *rf,
  2276. struct channel_info *info)
  2277. {
  2278. u8 rfcsr;
  2279. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2280. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2281. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2282. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2283. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2284. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2285. if (info->default_power1 > POWER_BOUND)
  2286. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2287. else
  2288. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2289. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2290. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2291. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2292. if (info->default_power2 > POWER_BOUND)
  2293. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2294. else
  2295. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2296. info->default_power2);
  2297. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2298. }
  2299. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2300. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2301. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2302. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2303. }
  2304. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2305. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2306. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2307. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2308. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2309. rt2800_adjust_freq_offset(rt2x00dev);
  2310. if (rf->channel <= 14) {
  2311. int idx = rf->channel-1;
  2312. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2313. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2314. /* r55/r59 value array of channel 1~14 */
  2315. static const char r55_bt_rev[] = {0x83, 0x83,
  2316. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2317. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2318. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2319. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2320. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2321. rt2800_rfcsr_write(rt2x00dev, 55,
  2322. r55_bt_rev[idx]);
  2323. rt2800_rfcsr_write(rt2x00dev, 59,
  2324. r59_bt_rev[idx]);
  2325. } else {
  2326. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2327. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2328. 0x88, 0x88, 0x86, 0x85, 0x84};
  2329. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2330. }
  2331. } else {
  2332. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2333. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2334. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2335. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2336. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2337. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2338. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2339. rt2800_rfcsr_write(rt2x00dev, 55,
  2340. r55_nonbt_rev[idx]);
  2341. rt2800_rfcsr_write(rt2x00dev, 59,
  2342. r59_nonbt_rev[idx]);
  2343. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2344. rt2x00_rt(rt2x00dev, RT5392)) {
  2345. static const char r59_non_bt[] = {0x8f, 0x8f,
  2346. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2347. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2348. rt2800_rfcsr_write(rt2x00dev, 59,
  2349. r59_non_bt[idx]);
  2350. }
  2351. }
  2352. }
  2353. }
  2354. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2355. struct ieee80211_conf *conf,
  2356. struct rf_channel *rf,
  2357. struct channel_info *info)
  2358. {
  2359. u8 rfcsr, ep_reg;
  2360. u32 reg;
  2361. int power_bound;
  2362. /* TODO */
  2363. const bool is_11b = false;
  2364. const bool is_type_ep = false;
  2365. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2366. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2367. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2368. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2369. /* Order of values on rf_channel entry: N, K, mod, R */
  2370. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2371. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2372. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2373. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2374. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2375. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2376. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2377. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2378. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2379. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2380. if (rf->channel <= 14) {
  2381. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2382. /* FIXME: RF11 owerwrite ? */
  2383. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2384. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2385. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2386. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2387. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2388. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2389. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2390. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2391. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2392. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2393. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2394. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2395. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2396. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2397. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2398. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2399. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2400. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2401. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2402. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2403. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2404. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2405. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2406. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2407. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2408. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2409. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2410. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2411. /* TODO RF27 <- tssi */
  2412. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2413. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2414. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2415. if (is_11b) {
  2416. /* CCK */
  2417. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2418. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2419. if (is_type_ep)
  2420. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2421. else
  2422. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2423. } else {
  2424. /* OFDM */
  2425. if (is_type_ep)
  2426. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2427. else
  2428. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2429. }
  2430. power_bound = POWER_BOUND;
  2431. ep_reg = 0x2;
  2432. } else {
  2433. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2434. /* FIMXE: RF11 overwrite */
  2435. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2436. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2437. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2438. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2439. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2440. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2441. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2442. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2443. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2444. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2445. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2446. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2447. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2448. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2449. /* TODO RF27 <- tssi */
  2450. if (rf->channel >= 36 && rf->channel <= 64) {
  2451. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2452. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2453. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2454. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2455. if (rf->channel <= 50)
  2456. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2457. else if (rf->channel >= 52)
  2458. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2459. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2460. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2461. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2462. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2463. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2464. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2465. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2466. if (rf->channel <= 50) {
  2467. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2468. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2469. } else if (rf->channel >= 52) {
  2470. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2471. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2472. }
  2473. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2474. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2475. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2476. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2477. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2478. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2479. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2480. if (rf->channel <= 153) {
  2481. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2482. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2483. } else if (rf->channel >= 155) {
  2484. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2485. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2486. }
  2487. if (rf->channel <= 138) {
  2488. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2489. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2490. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2491. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2492. } else if (rf->channel >= 140) {
  2493. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2494. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2495. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2496. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2497. }
  2498. if (rf->channel <= 124)
  2499. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2500. else if (rf->channel >= 126)
  2501. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2502. if (rf->channel <= 138)
  2503. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2504. else if (rf->channel >= 140)
  2505. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2506. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2507. if (rf->channel <= 138)
  2508. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2509. else if (rf->channel >= 140)
  2510. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2511. if (rf->channel <= 128)
  2512. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2513. else if (rf->channel >= 130)
  2514. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2515. if (rf->channel <= 116)
  2516. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2517. else if (rf->channel >= 118)
  2518. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2519. if (rf->channel <= 138)
  2520. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2521. else if (rf->channel >= 140)
  2522. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2523. if (rf->channel <= 116)
  2524. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2525. else if (rf->channel >= 118)
  2526. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2527. }
  2528. power_bound = POWER_BOUND_5G;
  2529. ep_reg = 0x3;
  2530. }
  2531. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2532. if (info->default_power1 > power_bound)
  2533. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2534. else
  2535. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2536. if (is_type_ep)
  2537. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2538. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2539. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2540. if (info->default_power2 > power_bound)
  2541. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2542. else
  2543. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2544. if (is_type_ep)
  2545. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2546. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2547. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2548. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2549. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2550. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2551. rt2x00dev->default_ant.tx_chain_num >= 1);
  2552. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2553. rt2x00dev->default_ant.tx_chain_num == 2);
  2554. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2555. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2556. rt2x00dev->default_ant.rx_chain_num >= 1);
  2557. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2558. rt2x00dev->default_ant.rx_chain_num == 2);
  2559. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2560. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2561. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2562. if (conf_is_ht40(conf))
  2563. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2564. else
  2565. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2566. if (!is_11b) {
  2567. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2568. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2569. }
  2570. /* TODO proper frequency adjustment */
  2571. rt2800_adjust_freq_offset(rt2x00dev);
  2572. /* TODO merge with others */
  2573. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2574. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2575. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2576. /* BBP settings */
  2577. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2578. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2579. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2580. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2581. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2582. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2583. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2584. /* GLRT band configuration */
  2585. rt2800_bbp_write(rt2x00dev, 195, 128);
  2586. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2587. rt2800_bbp_write(rt2x00dev, 195, 129);
  2588. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2589. rt2800_bbp_write(rt2x00dev, 195, 130);
  2590. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2591. rt2800_bbp_write(rt2x00dev, 195, 131);
  2592. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2593. rt2800_bbp_write(rt2x00dev, 195, 133);
  2594. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2595. rt2800_bbp_write(rt2x00dev, 195, 124);
  2596. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2597. }
  2598. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2599. const unsigned int word,
  2600. const u8 value)
  2601. {
  2602. u8 chain, reg;
  2603. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2604. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2605. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2606. rt2800_bbp_write(rt2x00dev, 27, reg);
  2607. rt2800_bbp_write(rt2x00dev, word, value);
  2608. }
  2609. }
  2610. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2611. {
  2612. u8 cal;
  2613. /* TX0 IQ Gain */
  2614. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2615. if (channel <= 14)
  2616. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2617. else if (channel >= 36 && channel <= 64)
  2618. cal = rt2x00_eeprom_byte(rt2x00dev,
  2619. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2620. else if (channel >= 100 && channel <= 138)
  2621. cal = rt2x00_eeprom_byte(rt2x00dev,
  2622. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2623. else if (channel >= 140 && channel <= 165)
  2624. cal = rt2x00_eeprom_byte(rt2x00dev,
  2625. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2626. else
  2627. cal = 0;
  2628. rt2800_bbp_write(rt2x00dev, 159, cal);
  2629. /* TX0 IQ Phase */
  2630. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2631. if (channel <= 14)
  2632. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2633. else if (channel >= 36 && channel <= 64)
  2634. cal = rt2x00_eeprom_byte(rt2x00dev,
  2635. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2636. else if (channel >= 100 && channel <= 138)
  2637. cal = rt2x00_eeprom_byte(rt2x00dev,
  2638. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2639. else if (channel >= 140 && channel <= 165)
  2640. cal = rt2x00_eeprom_byte(rt2x00dev,
  2641. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2642. else
  2643. cal = 0;
  2644. rt2800_bbp_write(rt2x00dev, 159, cal);
  2645. /* TX1 IQ Gain */
  2646. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2647. if (channel <= 14)
  2648. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2649. else if (channel >= 36 && channel <= 64)
  2650. cal = rt2x00_eeprom_byte(rt2x00dev,
  2651. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2652. else if (channel >= 100 && channel <= 138)
  2653. cal = rt2x00_eeprom_byte(rt2x00dev,
  2654. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2655. else if (channel >= 140 && channel <= 165)
  2656. cal = rt2x00_eeprom_byte(rt2x00dev,
  2657. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2658. else
  2659. cal = 0;
  2660. rt2800_bbp_write(rt2x00dev, 159, cal);
  2661. /* TX1 IQ Phase */
  2662. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2663. if (channel <= 14)
  2664. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2665. else if (channel >= 36 && channel <= 64)
  2666. cal = rt2x00_eeprom_byte(rt2x00dev,
  2667. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2668. else if (channel >= 100 && channel <= 138)
  2669. cal = rt2x00_eeprom_byte(rt2x00dev,
  2670. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2671. else if (channel >= 140 && channel <= 165)
  2672. cal = rt2x00_eeprom_byte(rt2x00dev,
  2673. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2674. else
  2675. cal = 0;
  2676. rt2800_bbp_write(rt2x00dev, 159, cal);
  2677. /* FIXME: possible RX0, RX1 callibration ? */
  2678. /* RF IQ compensation control */
  2679. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2680. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2681. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2682. /* RF IQ imbalance compensation control */
  2683. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2684. cal = rt2x00_eeprom_byte(rt2x00dev,
  2685. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2686. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2687. }
  2688. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2689. unsigned int channel,
  2690. char txpower)
  2691. {
  2692. if (rt2x00_rt(rt2x00dev, RT3593))
  2693. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2694. if (channel <= 14)
  2695. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2696. if (rt2x00_rt(rt2x00dev, RT3593))
  2697. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2698. MAX_A_TXPOWER_3593);
  2699. else
  2700. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2701. }
  2702. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2703. struct ieee80211_conf *conf,
  2704. struct rf_channel *rf,
  2705. struct channel_info *info)
  2706. {
  2707. u32 reg;
  2708. unsigned int tx_pin;
  2709. u8 bbp, rfcsr;
  2710. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2711. info->default_power1);
  2712. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2713. info->default_power2);
  2714. if (rt2x00dev->default_ant.tx_chain_num > 2)
  2715. info->default_power3 =
  2716. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2717. info->default_power3);
  2718. switch (rt2x00dev->chip.rf) {
  2719. case RF2020:
  2720. case RF3020:
  2721. case RF3021:
  2722. case RF3022:
  2723. case RF3320:
  2724. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2725. break;
  2726. case RF3052:
  2727. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2728. break;
  2729. case RF3053:
  2730. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  2731. break;
  2732. case RF3290:
  2733. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2734. break;
  2735. case RF3322:
  2736. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2737. break;
  2738. case RF3070:
  2739. case RF5360:
  2740. case RF5362:
  2741. case RF5370:
  2742. case RF5372:
  2743. case RF5390:
  2744. case RF5392:
  2745. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2746. break;
  2747. case RF5592:
  2748. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2749. break;
  2750. default:
  2751. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2752. }
  2753. if (rt2x00_rf(rt2x00dev, RF3070) ||
  2754. rt2x00_rf(rt2x00dev, RF3290) ||
  2755. rt2x00_rf(rt2x00dev, RF3322) ||
  2756. rt2x00_rf(rt2x00dev, RF5360) ||
  2757. rt2x00_rf(rt2x00dev, RF5362) ||
  2758. rt2x00_rf(rt2x00dev, RF5370) ||
  2759. rt2x00_rf(rt2x00dev, RF5372) ||
  2760. rt2x00_rf(rt2x00dev, RF5390) ||
  2761. rt2x00_rf(rt2x00dev, RF5392)) {
  2762. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2763. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2764. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2765. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2766. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2767. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2768. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2769. }
  2770. /*
  2771. * Change BBP settings
  2772. */
  2773. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2774. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2775. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2776. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2777. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2778. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  2779. if (rf->channel > 14) {
  2780. /* Disable CCK Packet detection on 5GHz */
  2781. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  2782. } else {
  2783. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2784. }
  2785. if (conf_is_ht40(conf))
  2786. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  2787. else
  2788. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  2789. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2790. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2791. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2792. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  2793. } else {
  2794. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2795. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2796. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2797. rt2800_bbp_write(rt2x00dev, 86, 0);
  2798. }
  2799. if (rf->channel <= 14) {
  2800. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2801. !rt2x00_rt(rt2x00dev, RT5392)) {
  2802. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  2803. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2804. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2805. } else {
  2806. if (rt2x00_rt(rt2x00dev, RT3593))
  2807. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2808. else
  2809. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2810. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2811. }
  2812. if (rt2x00_rt(rt2x00dev, RT3593))
  2813. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  2814. }
  2815. } else {
  2816. if (rt2x00_rt(rt2x00dev, RT3572))
  2817. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2818. else if (rt2x00_rt(rt2x00dev, RT3593))
  2819. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  2820. else
  2821. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2822. if (rt2x00_rt(rt2x00dev, RT3593))
  2823. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  2824. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  2825. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2826. else
  2827. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2828. }
  2829. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2830. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2831. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2832. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2833. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2834. if (rt2x00_rt(rt2x00dev, RT3572))
  2835. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2836. tx_pin = 0;
  2837. switch (rt2x00dev->default_ant.tx_chain_num) {
  2838. case 3:
  2839. /* Turn on tertiary PAs */
  2840. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2841. rf->channel > 14);
  2842. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2843. rf->channel <= 14);
  2844. /* fall-through */
  2845. case 2:
  2846. /* Turn on secondary PAs */
  2847. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2848. rf->channel > 14);
  2849. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2850. rf->channel <= 14);
  2851. /* fall-through */
  2852. case 1:
  2853. /* Turn on primary PAs */
  2854. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2855. rf->channel > 14);
  2856. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  2857. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2858. else
  2859. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2860. rf->channel <= 14);
  2861. break;
  2862. }
  2863. switch (rt2x00dev->default_ant.rx_chain_num) {
  2864. case 3:
  2865. /* Turn on tertiary LNAs */
  2866. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2867. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2868. /* fall-through */
  2869. case 2:
  2870. /* Turn on secondary LNAs */
  2871. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2872. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2873. /* fall-through */
  2874. case 1:
  2875. /* Turn on primary LNAs */
  2876. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2877. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2878. break;
  2879. }
  2880. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2881. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2882. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2883. if (rt2x00_rt(rt2x00dev, RT3572)) {
  2884. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2885. /* AGC init */
  2886. if (rf->channel <= 14)
  2887. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  2888. else
  2889. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2890. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2891. }
  2892. if (rt2x00_rt(rt2x00dev, RT3593)) {
  2893. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2894. /* Band selection */
  2895. if (rt2x00_is_usb(rt2x00dev) ||
  2896. rt2x00_is_pcie(rt2x00dev)) {
  2897. /* GPIO #8 controls all paths */
  2898. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  2899. if (rf->channel <= 14)
  2900. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  2901. else
  2902. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  2903. }
  2904. /* LNA PE control. */
  2905. if (rt2x00_is_usb(rt2x00dev)) {
  2906. /* GPIO #4 controls PE0 and PE1,
  2907. * GPIO #7 controls PE2
  2908. */
  2909. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2910. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2911. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2912. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2913. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2914. /* GPIO #4 controls PE0, PE1 and PE2 */
  2915. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2916. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2917. }
  2918. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2919. /* AGC init */
  2920. if (rf->channel <= 14)
  2921. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  2922. else
  2923. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2924. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2925. usleep_range(1000, 1500);
  2926. }
  2927. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2928. rt2800_bbp_write(rt2x00dev, 195, 141);
  2929. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2930. /* AGC init */
  2931. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2932. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2933. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2934. }
  2935. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2936. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2937. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2938. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2939. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2940. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2941. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2942. if (conf_is_ht40(conf)) {
  2943. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2944. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2945. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2946. } else {
  2947. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2948. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2949. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2950. }
  2951. }
  2952. msleep(1);
  2953. /*
  2954. * Clear channel statistic counters
  2955. */
  2956. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2957. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2958. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2959. /*
  2960. * Clear update flag
  2961. */
  2962. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2963. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2964. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2965. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2966. }
  2967. }
  2968. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2969. {
  2970. u8 tssi_bounds[9];
  2971. u8 current_tssi;
  2972. u16 eeprom;
  2973. u8 step;
  2974. int i;
  2975. /*
  2976. * First check if temperature compensation is supported.
  2977. */
  2978. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2979. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  2980. return 0;
  2981. /*
  2982. * Read TSSI boundaries for temperature compensation from
  2983. * the EEPROM.
  2984. *
  2985. * Array idx 0 1 2 3 4 5 6 7 8
  2986. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2987. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2988. */
  2989. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  2990. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2991. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2992. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2993. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2994. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2995. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2996. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2997. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2998. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2999. EEPROM_TSSI_BOUND_BG2_MINUS1);
  3000. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  3001. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3002. EEPROM_TSSI_BOUND_BG3_REF);
  3003. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3004. EEPROM_TSSI_BOUND_BG3_PLUS1);
  3005. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  3006. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3007. EEPROM_TSSI_BOUND_BG4_PLUS2);
  3008. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3009. EEPROM_TSSI_BOUND_BG4_PLUS3);
  3010. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  3011. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3012. EEPROM_TSSI_BOUND_BG5_PLUS4);
  3013. step = rt2x00_get_field16(eeprom,
  3014. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  3015. } else {
  3016. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  3017. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3018. EEPROM_TSSI_BOUND_A1_MINUS4);
  3019. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3020. EEPROM_TSSI_BOUND_A1_MINUS3);
  3021. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  3022. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3023. EEPROM_TSSI_BOUND_A2_MINUS2);
  3024. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3025. EEPROM_TSSI_BOUND_A2_MINUS1);
  3026. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  3027. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3028. EEPROM_TSSI_BOUND_A3_REF);
  3029. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3030. EEPROM_TSSI_BOUND_A3_PLUS1);
  3031. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  3032. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3033. EEPROM_TSSI_BOUND_A4_PLUS2);
  3034. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3035. EEPROM_TSSI_BOUND_A4_PLUS3);
  3036. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  3037. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3038. EEPROM_TSSI_BOUND_A5_PLUS4);
  3039. step = rt2x00_get_field16(eeprom,
  3040. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3041. }
  3042. /*
  3043. * Check if temperature compensation is supported.
  3044. */
  3045. if (tssi_bounds[4] == 0xff || step == 0xff)
  3046. return 0;
  3047. /*
  3048. * Read current TSSI (BBP 49).
  3049. */
  3050. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  3051. /*
  3052. * Compare TSSI value (BBP49) with the compensation boundaries
  3053. * from the EEPROM and increase or decrease tx power.
  3054. */
  3055. for (i = 0; i <= 3; i++) {
  3056. if (current_tssi > tssi_bounds[i])
  3057. break;
  3058. }
  3059. if (i == 4) {
  3060. for (i = 8; i >= 5; i--) {
  3061. if (current_tssi < tssi_bounds[i])
  3062. break;
  3063. }
  3064. }
  3065. return (i - 4) * step;
  3066. }
  3067. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3068. enum nl80211_band band)
  3069. {
  3070. u16 eeprom;
  3071. u8 comp_en;
  3072. u8 comp_type;
  3073. int comp_value = 0;
  3074. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3075. /*
  3076. * HT40 compensation not required.
  3077. */
  3078. if (eeprom == 0xffff ||
  3079. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3080. return 0;
  3081. if (band == NL80211_BAND_2GHZ) {
  3082. comp_en = rt2x00_get_field16(eeprom,
  3083. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3084. if (comp_en) {
  3085. comp_type = rt2x00_get_field16(eeprom,
  3086. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3087. comp_value = rt2x00_get_field16(eeprom,
  3088. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3089. if (!comp_type)
  3090. comp_value = -comp_value;
  3091. }
  3092. } else {
  3093. comp_en = rt2x00_get_field16(eeprom,
  3094. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3095. if (comp_en) {
  3096. comp_type = rt2x00_get_field16(eeprom,
  3097. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3098. comp_value = rt2x00_get_field16(eeprom,
  3099. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3100. if (!comp_type)
  3101. comp_value = -comp_value;
  3102. }
  3103. }
  3104. return comp_value;
  3105. }
  3106. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3107. int power_level, int max_power)
  3108. {
  3109. int delta;
  3110. if (rt2x00_has_cap_power_limit(rt2x00dev))
  3111. return 0;
  3112. /*
  3113. * XXX: We don't know the maximum transmit power of our hardware since
  3114. * the EEPROM doesn't expose it. We only know that we are calibrated
  3115. * to 100% tx power.
  3116. *
  3117. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3118. * the current channel is our maximum and if we are requested to lower
  3119. * the value we just reduce our tx power accordingly.
  3120. */
  3121. delta = power_level - max_power;
  3122. return min(delta, 0);
  3123. }
  3124. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3125. enum nl80211_band band, int power_level,
  3126. u8 txpower, int delta)
  3127. {
  3128. u16 eeprom;
  3129. u8 criterion;
  3130. u8 eirp_txpower;
  3131. u8 eirp_txpower_criterion;
  3132. u8 reg_limit;
  3133. if (rt2x00_rt(rt2x00dev, RT3593))
  3134. return min_t(u8, txpower, 0xc);
  3135. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  3136. /*
  3137. * Check if eirp txpower exceed txpower_limit.
  3138. * We use OFDM 6M as criterion and its eirp txpower
  3139. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3140. * .11b data rate need add additional 4dbm
  3141. * when calculating eirp txpower.
  3142. */
  3143. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3144. 1, &eeprom);
  3145. criterion = rt2x00_get_field16(eeprom,
  3146. EEPROM_TXPOWER_BYRATE_RATE0);
  3147. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3148. &eeprom);
  3149. if (band == NL80211_BAND_2GHZ)
  3150. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3151. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3152. else
  3153. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3154. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3155. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3156. (is_rate_b ? 4 : 0) + delta;
  3157. reg_limit = (eirp_txpower > power_level) ?
  3158. (eirp_txpower - power_level) : 0;
  3159. } else
  3160. reg_limit = 0;
  3161. txpower = max(0, txpower + delta - reg_limit);
  3162. return min_t(u8, txpower, 0xc);
  3163. }
  3164. enum {
  3165. TX_PWR_CFG_0_IDX,
  3166. TX_PWR_CFG_1_IDX,
  3167. TX_PWR_CFG_2_IDX,
  3168. TX_PWR_CFG_3_IDX,
  3169. TX_PWR_CFG_4_IDX,
  3170. TX_PWR_CFG_5_IDX,
  3171. TX_PWR_CFG_6_IDX,
  3172. TX_PWR_CFG_7_IDX,
  3173. TX_PWR_CFG_8_IDX,
  3174. TX_PWR_CFG_9_IDX,
  3175. TX_PWR_CFG_0_EXT_IDX,
  3176. TX_PWR_CFG_1_EXT_IDX,
  3177. TX_PWR_CFG_2_EXT_IDX,
  3178. TX_PWR_CFG_3_EXT_IDX,
  3179. TX_PWR_CFG_4_EXT_IDX,
  3180. TX_PWR_CFG_IDX_COUNT,
  3181. };
  3182. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3183. struct ieee80211_channel *chan,
  3184. int power_level)
  3185. {
  3186. u8 txpower;
  3187. u16 eeprom;
  3188. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3189. unsigned int offset;
  3190. enum nl80211_band band = chan->band;
  3191. int delta;
  3192. int i;
  3193. memset(regs, '\0', sizeof(regs));
  3194. /* TODO: adapt TX power reduction from the rt28xx code */
  3195. /* calculate temperature compensation delta */
  3196. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3197. if (band == NL80211_BAND_5GHZ)
  3198. offset = 16;
  3199. else
  3200. offset = 0;
  3201. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3202. offset += 8;
  3203. /* read the next four txpower values */
  3204. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3205. offset, &eeprom);
  3206. /* CCK 1MBS,2MBS */
  3207. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3208. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3209. txpower, delta);
  3210. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3211. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3212. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3213. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3214. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3215. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3216. /* CCK 5.5MBS,11MBS */
  3217. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3218. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3219. txpower, delta);
  3220. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3221. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3222. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3223. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3224. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3225. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3226. /* OFDM 6MBS,9MBS */
  3227. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3228. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3229. txpower, delta);
  3230. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3231. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3232. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3233. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3234. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3235. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3236. /* OFDM 12MBS,18MBS */
  3237. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3238. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3239. txpower, delta);
  3240. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3241. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3242. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3243. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3244. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3245. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3246. /* read the next four txpower values */
  3247. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3248. offset + 1, &eeprom);
  3249. /* OFDM 24MBS,36MBS */
  3250. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3251. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3252. txpower, delta);
  3253. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3254. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3255. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3256. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3257. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3258. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3259. /* OFDM 48MBS */
  3260. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3261. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3262. txpower, delta);
  3263. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3264. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3265. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3266. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3267. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3268. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3269. /* OFDM 54MBS */
  3270. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3271. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3272. txpower, delta);
  3273. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3274. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3275. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3276. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3277. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3278. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3279. /* read the next four txpower values */
  3280. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3281. offset + 2, &eeprom);
  3282. /* MCS 0,1 */
  3283. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3284. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3285. txpower, delta);
  3286. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3287. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3288. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3289. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3290. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3291. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3292. /* MCS 2,3 */
  3293. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3294. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3295. txpower, delta);
  3296. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3297. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3298. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3299. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3300. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3301. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3302. /* MCS 4,5 */
  3303. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3304. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3305. txpower, delta);
  3306. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3307. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3308. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3309. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3310. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3311. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3312. /* MCS 6 */
  3313. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3314. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3315. txpower, delta);
  3316. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3317. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3318. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3319. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3320. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3321. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3322. /* read the next four txpower values */
  3323. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3324. offset + 3, &eeprom);
  3325. /* MCS 7 */
  3326. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3327. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3328. txpower, delta);
  3329. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3330. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3331. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3332. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3333. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3334. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3335. /* MCS 8,9 */
  3336. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3337. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3338. txpower, delta);
  3339. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3340. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3341. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3342. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3343. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3344. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3345. /* MCS 10,11 */
  3346. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3347. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3348. txpower, delta);
  3349. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3350. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3351. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3352. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3353. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3354. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3355. /* MCS 12,13 */
  3356. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3357. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3358. txpower, delta);
  3359. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3360. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3361. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3362. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3363. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3364. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3365. /* read the next four txpower values */
  3366. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3367. offset + 4, &eeprom);
  3368. /* MCS 14 */
  3369. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3370. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3371. txpower, delta);
  3372. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3373. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3374. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3375. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3376. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3377. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3378. /* MCS 15 */
  3379. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3380. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3381. txpower, delta);
  3382. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3383. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3384. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3385. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3386. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3387. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3388. /* MCS 16,17 */
  3389. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3390. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3391. txpower, delta);
  3392. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3393. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3394. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3395. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3396. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3397. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3398. /* MCS 18,19 */
  3399. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3400. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3401. txpower, delta);
  3402. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3403. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3404. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3405. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3406. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3407. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3408. /* read the next four txpower values */
  3409. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3410. offset + 5, &eeprom);
  3411. /* MCS 20,21 */
  3412. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3413. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3414. txpower, delta);
  3415. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3416. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3417. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3418. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3419. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3420. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3421. /* MCS 22 */
  3422. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3423. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3424. txpower, delta);
  3425. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3426. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3427. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3428. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3429. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3430. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3431. /* MCS 23 */
  3432. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3433. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3434. txpower, delta);
  3435. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3436. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3437. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3438. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3439. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3440. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3441. /* read the next four txpower values */
  3442. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3443. offset + 6, &eeprom);
  3444. /* STBC, MCS 0,1 */
  3445. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3446. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3447. txpower, delta);
  3448. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3449. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3450. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3451. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3452. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3453. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3454. /* STBC, MCS 2,3 */
  3455. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3456. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3457. txpower, delta);
  3458. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3459. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3460. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3461. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3462. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3463. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3464. /* STBC, MCS 4,5 */
  3465. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3466. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3467. txpower, delta);
  3468. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3469. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3470. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3471. txpower);
  3472. /* STBC, MCS 6 */
  3473. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3474. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3475. txpower, delta);
  3476. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3477. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3478. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3479. txpower);
  3480. /* read the next four txpower values */
  3481. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3482. offset + 7, &eeprom);
  3483. /* STBC, MCS 7 */
  3484. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3485. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3486. txpower, delta);
  3487. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3488. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3489. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3490. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3491. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3492. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3493. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3494. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3495. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3496. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3497. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3498. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3499. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3500. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3501. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3502. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3503. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3504. regs[TX_PWR_CFG_0_EXT_IDX]);
  3505. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3506. regs[TX_PWR_CFG_1_EXT_IDX]);
  3507. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3508. regs[TX_PWR_CFG_2_EXT_IDX]);
  3509. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3510. regs[TX_PWR_CFG_3_EXT_IDX]);
  3511. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3512. regs[TX_PWR_CFG_4_EXT_IDX]);
  3513. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3514. rt2x00_dbg(rt2x00dev,
  3515. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3516. (band == NL80211_BAND_5GHZ) ? '5' : '2',
  3517. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3518. '4' : '2',
  3519. (i > TX_PWR_CFG_9_IDX) ?
  3520. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3521. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3522. (unsigned long) regs[i]);
  3523. }
  3524. /*
  3525. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3526. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3527. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3528. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3529. * Reference per rate transmit power values are located in the EEPROM at
  3530. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3531. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3532. */
  3533. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3534. struct ieee80211_channel *chan,
  3535. int power_level)
  3536. {
  3537. u8 txpower, r1;
  3538. u16 eeprom;
  3539. u32 reg, offset;
  3540. int i, is_rate_b, delta, power_ctrl;
  3541. enum nl80211_band band = chan->band;
  3542. /*
  3543. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3544. * value read from EEPROM (different for 2GHz and for 5GHz).
  3545. */
  3546. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3547. /*
  3548. * Calculate temperature compensation. Depends on measurement of current
  3549. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3550. * to temperature or maybe other factors) is smaller or bigger than
  3551. * expected. We adjust it, based on TSSI reference and boundaries values
  3552. * provided in EEPROM.
  3553. */
  3554. switch (rt2x00dev->chip.rt) {
  3555. case RT2860:
  3556. case RT2872:
  3557. case RT2883:
  3558. case RT3070:
  3559. case RT3071:
  3560. case RT3090:
  3561. case RT3572:
  3562. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3563. break;
  3564. default:
  3565. /* TODO: temperature compensation code for other chips. */
  3566. break;
  3567. }
  3568. /*
  3569. * Decrease power according to user settings, on devices with unknown
  3570. * maximum tx power. For other devices we take user power_level into
  3571. * consideration on rt2800_compensate_txpower().
  3572. */
  3573. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3574. chan->max_power);
  3575. /*
  3576. * BBP_R1 controls TX power for all rates, it allow to set the following
  3577. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3578. *
  3579. * TODO: we do not use +6 dBm option to do not increase power beyond
  3580. * regulatory limit, however this could be utilized for devices with
  3581. * CAPABILITY_POWER_LIMIT.
  3582. */
  3583. if (delta <= -12) {
  3584. power_ctrl = 2;
  3585. delta += 12;
  3586. } else if (delta <= -6) {
  3587. power_ctrl = 1;
  3588. delta += 6;
  3589. } else {
  3590. power_ctrl = 0;
  3591. }
  3592. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3593. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3594. rt2800_bbp_write(rt2x00dev, 1, r1);
  3595. offset = TX_PWR_CFG_0;
  3596. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3597. /* just to be safe */
  3598. if (offset > TX_PWR_CFG_4)
  3599. break;
  3600. rt2800_register_read(rt2x00dev, offset, &reg);
  3601. /* read the next four txpower values */
  3602. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3603. i, &eeprom);
  3604. is_rate_b = i ? 0 : 1;
  3605. /*
  3606. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3607. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3608. * TX_PWR_CFG_4: unknown
  3609. */
  3610. txpower = rt2x00_get_field16(eeprom,
  3611. EEPROM_TXPOWER_BYRATE_RATE0);
  3612. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3613. power_level, txpower, delta);
  3614. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3615. /*
  3616. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3617. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3618. * TX_PWR_CFG_4: unknown
  3619. */
  3620. txpower = rt2x00_get_field16(eeprom,
  3621. EEPROM_TXPOWER_BYRATE_RATE1);
  3622. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3623. power_level, txpower, delta);
  3624. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3625. /*
  3626. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3627. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3628. * TX_PWR_CFG_4: unknown
  3629. */
  3630. txpower = rt2x00_get_field16(eeprom,
  3631. EEPROM_TXPOWER_BYRATE_RATE2);
  3632. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3633. power_level, txpower, delta);
  3634. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3635. /*
  3636. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3637. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3638. * TX_PWR_CFG_4: unknown
  3639. */
  3640. txpower = rt2x00_get_field16(eeprom,
  3641. EEPROM_TXPOWER_BYRATE_RATE3);
  3642. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3643. power_level, txpower, delta);
  3644. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3645. /* read the next four txpower values */
  3646. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3647. i + 1, &eeprom);
  3648. is_rate_b = 0;
  3649. /*
  3650. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3651. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3652. * TX_PWR_CFG_4: unknown
  3653. */
  3654. txpower = rt2x00_get_field16(eeprom,
  3655. EEPROM_TXPOWER_BYRATE_RATE0);
  3656. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3657. power_level, txpower, delta);
  3658. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3659. /*
  3660. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3661. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3662. * TX_PWR_CFG_4: unknown
  3663. */
  3664. txpower = rt2x00_get_field16(eeprom,
  3665. EEPROM_TXPOWER_BYRATE_RATE1);
  3666. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3667. power_level, txpower, delta);
  3668. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3669. /*
  3670. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3671. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3672. * TX_PWR_CFG_4: unknown
  3673. */
  3674. txpower = rt2x00_get_field16(eeprom,
  3675. EEPROM_TXPOWER_BYRATE_RATE2);
  3676. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3677. power_level, txpower, delta);
  3678. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3679. /*
  3680. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3681. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3682. * TX_PWR_CFG_4: unknown
  3683. */
  3684. txpower = rt2x00_get_field16(eeprom,
  3685. EEPROM_TXPOWER_BYRATE_RATE3);
  3686. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3687. power_level, txpower, delta);
  3688. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3689. rt2800_register_write(rt2x00dev, offset, reg);
  3690. /* next TX_PWR_CFG register */
  3691. offset += 4;
  3692. }
  3693. }
  3694. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3695. struct ieee80211_channel *chan,
  3696. int power_level)
  3697. {
  3698. if (rt2x00_rt(rt2x00dev, RT3593))
  3699. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3700. else
  3701. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3702. }
  3703. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3704. {
  3705. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3706. rt2x00dev->tx_power);
  3707. }
  3708. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3709. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3710. {
  3711. u32 tx_pin;
  3712. u8 rfcsr;
  3713. /*
  3714. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3715. * designed to be controlled in oscillation frequency by a voltage
  3716. * input. Maybe the temperature will affect the frequency of
  3717. * oscillation to be shifted. The VCO calibration will be called
  3718. * periodically to adjust the frequency to be precision.
  3719. */
  3720. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3721. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3722. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3723. switch (rt2x00dev->chip.rf) {
  3724. case RF2020:
  3725. case RF3020:
  3726. case RF3021:
  3727. case RF3022:
  3728. case RF3320:
  3729. case RF3052:
  3730. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3731. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3732. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3733. break;
  3734. case RF3053:
  3735. case RF3070:
  3736. case RF3290:
  3737. case RF5360:
  3738. case RF5362:
  3739. case RF5370:
  3740. case RF5372:
  3741. case RF5390:
  3742. case RF5392:
  3743. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3744. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3745. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3746. break;
  3747. default:
  3748. return;
  3749. }
  3750. mdelay(1);
  3751. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3752. if (rt2x00dev->rf_channel <= 14) {
  3753. switch (rt2x00dev->default_ant.tx_chain_num) {
  3754. case 3:
  3755. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3756. /* fall through */
  3757. case 2:
  3758. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3759. /* fall through */
  3760. case 1:
  3761. default:
  3762. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3763. break;
  3764. }
  3765. } else {
  3766. switch (rt2x00dev->default_ant.tx_chain_num) {
  3767. case 3:
  3768. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3769. /* fall through */
  3770. case 2:
  3771. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3772. /* fall through */
  3773. case 1:
  3774. default:
  3775. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3776. break;
  3777. }
  3778. }
  3779. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3780. }
  3781. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3782. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3783. struct rt2x00lib_conf *libconf)
  3784. {
  3785. u32 reg;
  3786. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3787. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3788. libconf->conf->short_frame_max_tx_count);
  3789. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3790. libconf->conf->long_frame_max_tx_count);
  3791. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3792. }
  3793. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3794. struct rt2x00lib_conf *libconf)
  3795. {
  3796. enum dev_state state =
  3797. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3798. STATE_SLEEP : STATE_AWAKE;
  3799. u32 reg;
  3800. if (state == STATE_SLEEP) {
  3801. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3802. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3803. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3804. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3805. libconf->conf->listen_interval - 1);
  3806. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3807. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3808. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3809. } else {
  3810. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3811. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3812. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3813. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3814. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3815. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3816. }
  3817. }
  3818. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3819. struct rt2x00lib_conf *libconf,
  3820. const unsigned int flags)
  3821. {
  3822. /* Always recalculate LNA gain before changing configuration */
  3823. rt2800_config_lna_gain(rt2x00dev, libconf);
  3824. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3825. rt2800_config_channel(rt2x00dev, libconf->conf,
  3826. &libconf->rf, &libconf->channel);
  3827. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3828. libconf->conf->power_level);
  3829. }
  3830. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3831. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3832. libconf->conf->power_level);
  3833. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3834. rt2800_config_retry_limit(rt2x00dev, libconf);
  3835. if (flags & IEEE80211_CONF_CHANGE_PS)
  3836. rt2800_config_ps(rt2x00dev, libconf);
  3837. }
  3838. EXPORT_SYMBOL_GPL(rt2800_config);
  3839. /*
  3840. * Link tuning
  3841. */
  3842. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3843. {
  3844. u32 reg;
  3845. /*
  3846. * Update FCS error count from register.
  3847. */
  3848. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3849. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3850. }
  3851. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3852. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3853. {
  3854. u8 vgc;
  3855. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  3856. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3857. rt2x00_rt(rt2x00dev, RT3071) ||
  3858. rt2x00_rt(rt2x00dev, RT3090) ||
  3859. rt2x00_rt(rt2x00dev, RT3290) ||
  3860. rt2x00_rt(rt2x00dev, RT3390) ||
  3861. rt2x00_rt(rt2x00dev, RT3572) ||
  3862. rt2x00_rt(rt2x00dev, RT3593) ||
  3863. rt2x00_rt(rt2x00dev, RT5390) ||
  3864. rt2x00_rt(rt2x00dev, RT5392) ||
  3865. rt2x00_rt(rt2x00dev, RT5592))
  3866. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3867. else
  3868. vgc = 0x2e + rt2x00dev->lna_gain;
  3869. } else { /* 5GHZ band */
  3870. if (rt2x00_rt(rt2x00dev, RT3593))
  3871. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  3872. else if (rt2x00_rt(rt2x00dev, RT5592))
  3873. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3874. else {
  3875. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3876. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3877. else
  3878. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3879. }
  3880. }
  3881. return vgc;
  3882. }
  3883. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3884. struct link_qual *qual, u8 vgc_level)
  3885. {
  3886. if (qual->vgc_level != vgc_level) {
  3887. if (rt2x00_rt(rt2x00dev, RT3572) ||
  3888. rt2x00_rt(rt2x00dev, RT3593)) {
  3889. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  3890. vgc_level);
  3891. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  3892. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3893. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3894. } else {
  3895. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3896. }
  3897. qual->vgc_level = vgc_level;
  3898. qual->vgc_level_reg = vgc_level;
  3899. }
  3900. }
  3901. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3902. {
  3903. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3904. }
  3905. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3906. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3907. const u32 count)
  3908. {
  3909. u8 vgc;
  3910. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3911. return;
  3912. /* When RSSI is better than a certain threshold, increase VGC
  3913. * with a chip specific value in order to improve the balance
  3914. * between sensibility and noise isolation.
  3915. */
  3916. vgc = rt2800_get_default_vgc(rt2x00dev);
  3917. switch (rt2x00dev->chip.rt) {
  3918. case RT3572:
  3919. case RT3593:
  3920. if (qual->rssi > -65) {
  3921. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
  3922. vgc += 0x20;
  3923. else
  3924. vgc += 0x10;
  3925. }
  3926. break;
  3927. case RT5592:
  3928. if (qual->rssi > -65)
  3929. vgc += 0x20;
  3930. break;
  3931. default:
  3932. if (qual->rssi > -80)
  3933. vgc += 0x10;
  3934. break;
  3935. }
  3936. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3937. }
  3938. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3939. /*
  3940. * Initialization functions.
  3941. */
  3942. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3943. {
  3944. u32 reg;
  3945. u16 eeprom;
  3946. unsigned int i;
  3947. int ret;
  3948. rt2800_disable_wpdma(rt2x00dev);
  3949. ret = rt2800_drv_init_registers(rt2x00dev);
  3950. if (ret)
  3951. return ret;
  3952. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3953. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3954. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3955. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3956. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3957. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3958. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3959. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3960. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3961. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3962. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3963. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3964. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3965. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3966. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3967. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3968. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3969. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3970. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3971. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3972. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3973. }
  3974. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3975. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3976. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3977. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3978. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3979. }
  3980. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3981. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3982. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3983. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3984. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3985. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3986. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3987. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3988. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3989. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3990. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3991. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3992. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3993. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3994. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3995. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3996. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3997. }
  3998. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3999. rt2x00_rt(rt2x00dev, RT3090) ||
  4000. rt2x00_rt(rt2x00dev, RT3290) ||
  4001. rt2x00_rt(rt2x00dev, RT3390)) {
  4002. if (rt2x00_rt(rt2x00dev, RT3290))
  4003. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4004. 0x00000404);
  4005. else
  4006. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4007. 0x00000400);
  4008. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4009. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4010. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4011. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4012. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4013. &eeprom);
  4014. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4015. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4016. 0x0000002c);
  4017. else
  4018. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4019. 0x0000000f);
  4020. } else {
  4021. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4022. }
  4023. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4024. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4025. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4026. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4027. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4028. } else {
  4029. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4030. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4031. }
  4032. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4033. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4034. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4035. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4036. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4037. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4038. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4039. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4040. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4041. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4042. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4043. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4044. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4045. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4046. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4047. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4048. &eeprom);
  4049. if (rt2x00_get_field16(eeprom,
  4050. EEPROM_NIC_CONF1_DAC_TEST))
  4051. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4052. 0x0000001f);
  4053. else
  4054. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4055. 0x0000000f);
  4056. } else {
  4057. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4058. 0x00000000);
  4059. }
  4060. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4061. rt2x00_rt(rt2x00dev, RT5392) ||
  4062. rt2x00_rt(rt2x00dev, RT5592)) {
  4063. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4064. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4065. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4066. } else {
  4067. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4068. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4069. }
  4070. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  4071. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4072. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4073. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4074. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4075. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4076. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4077. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4078. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4079. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4080. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4081. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4082. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4083. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4084. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4085. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4086. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4087. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4088. rt2x00_rt(rt2x00dev, RT2883) ||
  4089. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  4090. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  4091. else
  4092. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  4093. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
  4094. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
  4095. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4096. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4097. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4098. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4099. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4100. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4101. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4102. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4103. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4104. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4105. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4106. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4107. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  4108. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  4109. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4110. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4111. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4112. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4113. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4114. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4115. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4116. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4117. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  4118. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4119. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  4120. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4121. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4122. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4123. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4124. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4125. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4126. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4127. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4128. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4129. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4130. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4131. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4132. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4133. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4134. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4135. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4136. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4137. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4138. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4139. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4140. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4141. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4142. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4143. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4144. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4145. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4146. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4147. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4148. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4149. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  4150. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4151. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4152. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4153. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4154. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4155. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4156. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4157. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4158. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4159. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4160. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4161. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  4162. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4163. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4164. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4165. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4166. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4167. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4168. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4169. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4170. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4171. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4172. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4173. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  4174. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4175. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4176. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4177. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4178. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4179. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4180. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4181. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4182. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4183. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4184. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4185. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  4186. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4187. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4188. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4189. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4190. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4191. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4192. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4193. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4194. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4195. if (rt2x00_is_usb(rt2x00dev)) {
  4196. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4197. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4198. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4199. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4200. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4201. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4202. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4203. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4204. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4205. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4206. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4207. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4208. }
  4209. /*
  4210. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4211. * although it is reserved.
  4212. */
  4213. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4214. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4215. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4216. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4217. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4218. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4219. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4220. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4221. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4222. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4223. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4224. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4225. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4226. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4227. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4228. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  4229. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4230. IEEE80211_MAX_RTS_THRESHOLD);
  4231. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  4232. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4233. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4234. /*
  4235. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4236. * time should be set to 16. However, the original Ralink driver uses
  4237. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4238. * connection problems with 11g + CTS protection. Hence, use the same
  4239. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4240. */
  4241. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4242. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4243. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4244. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4245. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4246. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4247. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4248. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4249. /*
  4250. * ASIC will keep garbage value after boot, clear encryption keys.
  4251. */
  4252. for (i = 0; i < 4; i++)
  4253. rt2800_register_write(rt2x00dev,
  4254. SHARED_KEY_MODE_ENTRY(i), 0);
  4255. for (i = 0; i < 256; i++) {
  4256. rt2800_config_wcid(rt2x00dev, NULL, i);
  4257. rt2800_delete_wcid_attr(rt2x00dev, i);
  4258. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4259. }
  4260. /*
  4261. * Clear all beacons
  4262. */
  4263. for (i = 0; i < 8; i++)
  4264. rt2800_clear_beacon_register(rt2x00dev, i);
  4265. if (rt2x00_is_usb(rt2x00dev)) {
  4266. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4267. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4268. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4269. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4270. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4271. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4272. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4273. }
  4274. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4275. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4276. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4277. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4278. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4279. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4280. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4281. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4282. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4283. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4284. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4285. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4286. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4287. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4288. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4289. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4290. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4291. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4292. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4293. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4294. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4295. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4296. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4297. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4298. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4299. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4300. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4301. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4302. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4303. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4304. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4305. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4306. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4307. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4308. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4309. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4310. /*
  4311. * Do not force the BA window size, we use the TXWI to set it
  4312. */
  4313. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4314. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4315. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4316. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4317. /*
  4318. * We must clear the error counters.
  4319. * These registers are cleared on read,
  4320. * so we may pass a useless variable to store the value.
  4321. */
  4322. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4323. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4324. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4325. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4326. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4327. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4328. /*
  4329. * Setup leadtime for pre tbtt interrupt to 6ms
  4330. */
  4331. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4332. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4333. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4334. /*
  4335. * Set up channel statistics timer
  4336. */
  4337. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4338. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4339. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4340. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4341. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4342. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4343. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4344. return 0;
  4345. }
  4346. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4347. {
  4348. unsigned int i;
  4349. u32 reg;
  4350. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4351. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4352. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4353. return 0;
  4354. udelay(REGISTER_BUSY_DELAY);
  4355. }
  4356. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4357. return -EACCES;
  4358. }
  4359. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4360. {
  4361. unsigned int i;
  4362. u8 value;
  4363. /*
  4364. * BBP was enabled after firmware was loaded,
  4365. * but we need to reactivate it now.
  4366. */
  4367. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4368. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4369. msleep(1);
  4370. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4371. rt2800_bbp_read(rt2x00dev, 0, &value);
  4372. if ((value != 0xff) && (value != 0x00))
  4373. return 0;
  4374. udelay(REGISTER_BUSY_DELAY);
  4375. }
  4376. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4377. return -EACCES;
  4378. }
  4379. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4380. {
  4381. u8 value;
  4382. rt2800_bbp_read(rt2x00dev, 4, &value);
  4383. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4384. rt2800_bbp_write(rt2x00dev, 4, value);
  4385. }
  4386. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4387. {
  4388. rt2800_bbp_write(rt2x00dev, 142, 1);
  4389. rt2800_bbp_write(rt2x00dev, 143, 57);
  4390. }
  4391. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4392. {
  4393. const u8 glrt_table[] = {
  4394. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4395. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4396. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4397. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4398. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4399. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4400. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4401. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4402. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4403. };
  4404. int i;
  4405. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4406. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4407. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4408. }
  4409. };
  4410. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4411. {
  4412. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4413. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4414. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4415. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4416. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4417. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4418. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4419. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4420. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4421. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4422. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4423. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4424. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4425. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4426. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4427. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4428. }
  4429. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4430. {
  4431. u16 eeprom;
  4432. u8 value;
  4433. rt2800_bbp_read(rt2x00dev, 138, &value);
  4434. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4435. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4436. value |= 0x20;
  4437. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4438. value &= ~0x02;
  4439. rt2800_bbp_write(rt2x00dev, 138, value);
  4440. }
  4441. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4442. {
  4443. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4444. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4445. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4446. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4447. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4448. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4449. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4450. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4451. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4452. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4453. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4454. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4455. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4456. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4457. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4458. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4459. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4460. }
  4461. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4462. {
  4463. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4464. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4465. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4466. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4467. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4468. } else {
  4469. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4470. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4471. }
  4472. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4473. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4474. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4475. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4476. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4477. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4478. else
  4479. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4480. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4481. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4482. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4483. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4484. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4485. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4486. }
  4487. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4488. {
  4489. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4490. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4491. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4492. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4493. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4494. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4495. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4496. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4497. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4498. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4499. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4500. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4501. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4502. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4503. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4504. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4505. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4506. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4507. else
  4508. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4509. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4510. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4511. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4512. rt2x00_rt(rt2x00dev, RT3090))
  4513. rt2800_disable_unused_dac_adc(rt2x00dev);
  4514. }
  4515. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4516. {
  4517. u8 value;
  4518. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4519. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4520. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4521. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4522. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4523. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4524. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4525. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4526. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4527. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4528. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4529. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4530. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4531. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4532. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4533. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4534. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4535. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4536. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4537. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4538. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4539. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4540. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4541. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4542. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4543. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4544. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4545. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4546. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4547. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4548. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4549. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4550. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4551. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4552. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4553. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4554. rt2800_bbp_read(rt2x00dev, 47, &value);
  4555. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4556. rt2800_bbp_write(rt2x00dev, 47, value);
  4557. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4558. rt2800_bbp_read(rt2x00dev, 3, &value);
  4559. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4560. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4561. rt2800_bbp_write(rt2x00dev, 3, value);
  4562. }
  4563. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4564. {
  4565. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4566. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4567. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4568. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4569. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4570. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4571. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4572. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4573. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4574. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4575. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4576. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4577. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4578. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4579. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4580. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4581. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4582. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4583. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4584. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4585. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4586. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4587. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4588. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4589. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4590. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4591. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4592. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4593. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4594. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4595. /* Set ITxBF timeout to 0x9c40=1000msec */
  4596. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4597. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4598. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4599. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4600. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4601. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4602. /* Reprogram the inband interface to put right values in RXWI */
  4603. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4604. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4605. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4606. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4607. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4608. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4609. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4610. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4611. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4612. }
  4613. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4614. {
  4615. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4616. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4617. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4618. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4619. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4620. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4621. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4622. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4623. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4624. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4625. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4626. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4627. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4628. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4629. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4630. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4631. else
  4632. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4633. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4634. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4635. rt2800_disable_unused_dac_adc(rt2x00dev);
  4636. }
  4637. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4638. {
  4639. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4640. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4641. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4642. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4643. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4644. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4645. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4646. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4647. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4648. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4649. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4650. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4651. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4652. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4653. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4654. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4655. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4656. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4657. rt2800_disable_unused_dac_adc(rt2x00dev);
  4658. }
  4659. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4660. {
  4661. rt2800_init_bbp_early(rt2x00dev);
  4662. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4663. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4664. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4665. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4666. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4667. /* Enable DC filter */
  4668. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4669. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4670. }
  4671. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4672. {
  4673. int ant, div_mode;
  4674. u16 eeprom;
  4675. u8 value;
  4676. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4677. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4678. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4679. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4680. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4681. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4682. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4683. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4684. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4685. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4686. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4687. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4688. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4689. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4690. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4691. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4692. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4693. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4694. if (rt2x00_rt(rt2x00dev, RT5392))
  4695. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4696. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4697. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4698. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4699. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4700. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4701. }
  4702. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4703. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4704. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4705. if (rt2x00_rt(rt2x00dev, RT5390))
  4706. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4707. else if (rt2x00_rt(rt2x00dev, RT5392))
  4708. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4709. else
  4710. WARN_ON(1);
  4711. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4712. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4713. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4714. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4715. }
  4716. rt2800_disable_unused_dac_adc(rt2x00dev);
  4717. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4718. div_mode = rt2x00_get_field16(eeprom,
  4719. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4720. ant = (div_mode == 3) ? 1 : 0;
  4721. /* check if this is a Bluetooth combo card */
  4722. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  4723. u32 reg;
  4724. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4725. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4726. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4727. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4728. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4729. if (ant == 0)
  4730. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4731. else if (ant == 1)
  4732. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4733. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4734. }
  4735. /* This chip has hardware antenna diversity*/
  4736. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4737. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4738. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4739. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4740. }
  4741. rt2800_bbp_read(rt2x00dev, 152, &value);
  4742. if (ant == 0)
  4743. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4744. else
  4745. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4746. rt2800_bbp_write(rt2x00dev, 152, value);
  4747. rt2800_init_freq_calibration(rt2x00dev);
  4748. }
  4749. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4750. {
  4751. int ant, div_mode;
  4752. u16 eeprom;
  4753. u8 value;
  4754. rt2800_init_bbp_early(rt2x00dev);
  4755. rt2800_bbp_read(rt2x00dev, 105, &value);
  4756. rt2x00_set_field8(&value, BBP105_MLD,
  4757. rt2x00dev->default_ant.rx_chain_num == 2);
  4758. rt2800_bbp_write(rt2x00dev, 105, value);
  4759. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4760. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4761. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4762. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4763. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4764. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4765. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4766. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4767. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4768. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4769. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4770. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4771. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4772. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4773. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4774. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4775. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4776. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4777. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4778. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4779. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4780. /* FIXME BBP105 owerwrite */
  4781. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4782. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4783. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4784. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4785. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4786. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4787. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4788. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4789. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4790. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4791. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4792. ant = (div_mode == 3) ? 1 : 0;
  4793. rt2800_bbp_read(rt2x00dev, 152, &value);
  4794. if (ant == 0) {
  4795. /* Main antenna */
  4796. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4797. } else {
  4798. /* Auxiliary antenna */
  4799. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4800. }
  4801. rt2800_bbp_write(rt2x00dev, 152, value);
  4802. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4803. rt2800_bbp_read(rt2x00dev, 254, &value);
  4804. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4805. rt2800_bbp_write(rt2x00dev, 254, value);
  4806. }
  4807. rt2800_init_freq_calibration(rt2x00dev);
  4808. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4809. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4810. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4811. }
  4812. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4813. {
  4814. unsigned int i;
  4815. u16 eeprom;
  4816. u8 reg_id;
  4817. u8 value;
  4818. if (rt2800_is_305x_soc(rt2x00dev))
  4819. rt2800_init_bbp_305x_soc(rt2x00dev);
  4820. switch (rt2x00dev->chip.rt) {
  4821. case RT2860:
  4822. case RT2872:
  4823. case RT2883:
  4824. rt2800_init_bbp_28xx(rt2x00dev);
  4825. break;
  4826. case RT3070:
  4827. case RT3071:
  4828. case RT3090:
  4829. rt2800_init_bbp_30xx(rt2x00dev);
  4830. break;
  4831. case RT3290:
  4832. rt2800_init_bbp_3290(rt2x00dev);
  4833. break;
  4834. case RT3352:
  4835. rt2800_init_bbp_3352(rt2x00dev);
  4836. break;
  4837. case RT3390:
  4838. rt2800_init_bbp_3390(rt2x00dev);
  4839. break;
  4840. case RT3572:
  4841. rt2800_init_bbp_3572(rt2x00dev);
  4842. break;
  4843. case RT3593:
  4844. rt2800_init_bbp_3593(rt2x00dev);
  4845. return;
  4846. case RT5390:
  4847. case RT5392:
  4848. rt2800_init_bbp_53xx(rt2x00dev);
  4849. break;
  4850. case RT5592:
  4851. rt2800_init_bbp_5592(rt2x00dev);
  4852. return;
  4853. }
  4854. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4855. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4856. &eeprom);
  4857. if (eeprom != 0xffff && eeprom != 0x0000) {
  4858. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4859. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4860. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4861. }
  4862. }
  4863. }
  4864. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4865. {
  4866. u32 reg;
  4867. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4868. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4869. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4870. }
  4871. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4872. u8 filter_target)
  4873. {
  4874. unsigned int i;
  4875. u8 bbp;
  4876. u8 rfcsr;
  4877. u8 passband;
  4878. u8 stopband;
  4879. u8 overtuned = 0;
  4880. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4881. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4882. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4883. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4884. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4885. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4886. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4887. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4888. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4889. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4890. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4891. /*
  4892. * Set power & frequency of passband test tone
  4893. */
  4894. rt2800_bbp_write(rt2x00dev, 24, 0);
  4895. for (i = 0; i < 100; i++) {
  4896. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4897. msleep(1);
  4898. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4899. if (passband)
  4900. break;
  4901. }
  4902. /*
  4903. * Set power & frequency of stopband test tone
  4904. */
  4905. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4906. for (i = 0; i < 100; i++) {
  4907. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4908. msleep(1);
  4909. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4910. if ((passband - stopband) <= filter_target) {
  4911. rfcsr24++;
  4912. overtuned += ((passband - stopband) == filter_target);
  4913. } else
  4914. break;
  4915. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4916. }
  4917. rfcsr24 -= !!overtuned;
  4918. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4919. return rfcsr24;
  4920. }
  4921. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4922. const unsigned int rf_reg)
  4923. {
  4924. u8 rfcsr;
  4925. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4926. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4927. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4928. msleep(1);
  4929. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4930. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4931. }
  4932. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4933. {
  4934. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4935. u8 filter_tgt_bw20;
  4936. u8 filter_tgt_bw40;
  4937. u8 rfcsr, bbp;
  4938. /*
  4939. * TODO: sync filter_tgt values with vendor driver
  4940. */
  4941. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4942. filter_tgt_bw20 = 0x16;
  4943. filter_tgt_bw40 = 0x19;
  4944. } else {
  4945. filter_tgt_bw20 = 0x13;
  4946. filter_tgt_bw40 = 0x15;
  4947. }
  4948. drv_data->calibration_bw20 =
  4949. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4950. drv_data->calibration_bw40 =
  4951. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4952. /*
  4953. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4954. */
  4955. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4956. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4957. /*
  4958. * Set back to initial state
  4959. */
  4960. rt2800_bbp_write(rt2x00dev, 24, 0);
  4961. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4962. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4963. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4964. /*
  4965. * Set BBP back to BW20
  4966. */
  4967. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4968. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4969. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4970. }
  4971. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4972. {
  4973. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4974. u8 min_gain, rfcsr, bbp;
  4975. u16 eeprom;
  4976. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4977. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4978. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4979. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4980. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4981. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4982. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  4983. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4984. }
  4985. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4986. if (drv_data->txmixer_gain_24g >= min_gain) {
  4987. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4988. drv_data->txmixer_gain_24g);
  4989. }
  4990. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4991. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4992. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4993. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4994. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4995. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4996. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4997. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4998. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4999. rt2800_bbp_write(rt2x00dev, 138, bbp);
  5000. }
  5001. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5002. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  5003. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  5004. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  5005. else
  5006. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  5007. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  5008. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  5009. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  5010. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  5011. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5012. rt2x00_rt(rt2x00dev, RT3090) ||
  5013. rt2x00_rt(rt2x00dev, RT3390)) {
  5014. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5015. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5016. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  5017. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  5018. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  5019. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  5020. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5021. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  5022. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5023. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5024. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  5025. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5026. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5027. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  5028. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5029. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5030. }
  5031. }
  5032. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5033. {
  5034. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5035. u8 rfcsr;
  5036. u8 tx_gain;
  5037. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  5038. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5039. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5040. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  5041. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5042. RFCSR17_TXMIXER_GAIN);
  5043. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5044. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5045. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  5046. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5047. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5048. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  5049. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5050. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5051. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5052. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5053. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5054. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5055. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  5056. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5057. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5058. /* TODO: enable stream mode */
  5059. }
  5060. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5061. {
  5062. u8 reg;
  5063. u16 eeprom;
  5064. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5065. rt2800_bbp_read(rt2x00dev, 138, &reg);
  5066. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5067. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5068. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5069. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5070. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5071. rt2800_bbp_write(rt2x00dev, 138, reg);
  5072. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5073. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5074. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5075. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5076. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5077. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5078. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5079. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5080. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5081. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5082. }
  5083. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5084. {
  5085. rt2800_rf_init_calibration(rt2x00dev, 30);
  5086. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5087. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5088. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5089. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5090. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5091. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5092. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5093. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5094. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5095. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5096. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5097. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5098. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5099. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5100. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5101. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5102. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5103. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5104. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5105. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5106. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5107. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5108. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5109. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5110. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5111. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5112. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5113. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5114. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5115. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5116. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5117. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5118. }
  5119. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5120. {
  5121. u8 rfcsr;
  5122. u16 eeprom;
  5123. u32 reg;
  5124. /* XXX vendor driver do this only for 3070 */
  5125. rt2800_rf_init_calibration(rt2x00dev, 30);
  5126. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5127. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5128. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5129. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5130. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5131. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5132. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5133. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5134. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5135. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5136. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5137. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5138. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5139. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5140. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5141. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5142. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5143. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5144. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5145. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5146. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5147. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5148. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5149. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5150. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5151. rt2x00_rt(rt2x00dev, RT3090)) {
  5152. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5153. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5154. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5155. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5156. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5157. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5158. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5159. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5160. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5161. &eeprom);
  5162. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5163. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5164. else
  5165. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5166. }
  5167. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5168. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5169. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5170. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5171. }
  5172. rt2800_rx_filter_calibration(rt2x00dev);
  5173. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5174. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5175. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5176. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5177. rt2800_led_open_drain_enable(rt2x00dev);
  5178. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5179. }
  5180. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5181. {
  5182. u8 rfcsr;
  5183. rt2800_rf_init_calibration(rt2x00dev, 2);
  5184. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5185. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5186. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5187. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5188. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5189. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5190. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5191. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5192. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5193. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5194. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5195. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  5196. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5197. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  5198. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5199. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5200. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5201. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5202. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5203. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5204. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5205. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  5206. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5207. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5208. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5209. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5210. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5211. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5212. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5213. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  5214. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5215. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5216. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5217. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5218. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5219. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  5220. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5221. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5222. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5223. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5224. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  5225. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5226. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5227. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  5228. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5229. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  5230. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  5231. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  5232. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  5233. rt2800_led_open_drain_enable(rt2x00dev);
  5234. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5235. }
  5236. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  5237. {
  5238. rt2800_rf_init_calibration(rt2x00dev, 30);
  5239. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  5240. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  5241. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  5242. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  5243. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5244. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5245. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  5246. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5247. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5248. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5249. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  5250. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  5251. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  5252. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  5253. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  5254. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5255. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  5256. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  5257. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5258. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5259. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5260. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5261. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5262. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5263. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5264. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5265. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5266. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  5267. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  5268. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5269. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5270. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5271. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5272. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  5273. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  5274. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  5275. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  5276. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  5277. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  5278. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  5279. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  5280. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  5281. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  5282. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  5283. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  5284. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  5285. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  5286. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  5287. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  5288. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  5289. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  5290. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  5291. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  5292. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  5293. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  5294. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  5295. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  5296. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  5297. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  5298. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  5299. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  5300. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5301. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5302. rt2800_rx_filter_calibration(rt2x00dev);
  5303. rt2800_led_open_drain_enable(rt2x00dev);
  5304. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5305. }
  5306. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  5307. {
  5308. u32 reg;
  5309. rt2800_rf_init_calibration(rt2x00dev, 30);
  5310. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  5311. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  5312. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5313. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  5314. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5315. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  5316. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  5317. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  5318. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  5319. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  5320. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  5321. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5322. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  5323. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  5324. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5325. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5326. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  5327. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  5328. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  5329. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  5330. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  5331. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  5332. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5333. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  5334. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5335. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  5336. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5337. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5338. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  5339. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  5340. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  5341. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  5342. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5343. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5344. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5345. rt2800_rx_filter_calibration(rt2x00dev);
  5346. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  5347. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5348. rt2800_led_open_drain_enable(rt2x00dev);
  5349. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5350. }
  5351. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  5352. {
  5353. u8 rfcsr;
  5354. u32 reg;
  5355. rt2800_rf_init_calibration(rt2x00dev, 30);
  5356. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  5357. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  5358. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5359. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  5360. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  5361. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  5362. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  5363. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  5364. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  5365. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  5366. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  5367. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  5368. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  5369. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  5370. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5371. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  5372. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  5373. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  5374. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  5375. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  5376. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  5377. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5378. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  5379. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5380. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  5381. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5382. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5383. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5384. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  5385. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  5386. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  5387. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5388. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5389. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5390. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5391. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5392. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5393. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5394. msleep(1);
  5395. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5396. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5397. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5398. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5399. rt2800_rx_filter_calibration(rt2x00dev);
  5400. rt2800_led_open_drain_enable(rt2x00dev);
  5401. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5402. }
  5403. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  5404. {
  5405. u8 bbp;
  5406. bool txbf_enabled = false; /* FIXME */
  5407. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5408. if (rt2x00dev->default_ant.rx_chain_num == 1)
  5409. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  5410. else
  5411. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  5412. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5413. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5414. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5415. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5416. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5417. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5418. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5419. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5420. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5421. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5422. if (txbf_enabled)
  5423. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5424. else
  5425. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5426. /* SNR mapping */
  5427. rt2800_bbp_write(rt2x00dev, 142, 6);
  5428. rt2800_bbp_write(rt2x00dev, 143, 160);
  5429. rt2800_bbp_write(rt2x00dev, 142, 7);
  5430. rt2800_bbp_write(rt2x00dev, 143, 161);
  5431. rt2800_bbp_write(rt2x00dev, 142, 8);
  5432. rt2800_bbp_write(rt2x00dev, 143, 162);
  5433. /* ADC/DAC control */
  5434. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5435. /* RX AGC energy lower bound in log2 */
  5436. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5437. /* FIXME: BBP 105 owerwrite? */
  5438. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5439. }
  5440. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5441. {
  5442. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5443. u32 reg;
  5444. u8 rfcsr;
  5445. /* Disable GPIO #4 and #7 function for LAN PE control */
  5446. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5447. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5448. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5449. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5450. /* Initialize default register values */
  5451. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5452. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5453. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5454. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5455. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5456. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5457. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5458. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5459. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5460. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5461. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5462. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5463. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5464. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5465. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5466. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5467. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5468. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5469. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5470. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5471. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5472. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5473. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5474. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5475. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5476. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5477. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5478. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5479. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5480. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5481. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5482. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5483. /* Initiate calibration */
  5484. /* TODO: use rt2800_rf_init_calibration ? */
  5485. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5486. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5487. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5488. rt2800_adjust_freq_offset(rt2x00dev);
  5489. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5490. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5491. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5492. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5493. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5494. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5495. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5496. usleep_range(1000, 1500);
  5497. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5498. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5499. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5500. /* Set initial values for RX filter calibration */
  5501. drv_data->calibration_bw20 = 0x1f;
  5502. drv_data->calibration_bw40 = 0x2f;
  5503. /* Save BBP 25 & 26 values for later use in channel switching */
  5504. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5505. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5506. rt2800_led_open_drain_enable(rt2x00dev);
  5507. rt2800_normal_mode_setup_3593(rt2x00dev);
  5508. rt3593_post_bbp_init(rt2x00dev);
  5509. /* TODO: enable stream mode support */
  5510. }
  5511. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5512. {
  5513. rt2800_rf_init_calibration(rt2x00dev, 2);
  5514. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5515. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5516. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5517. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5518. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5519. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5520. else
  5521. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5522. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5523. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5524. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5525. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5526. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5527. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5528. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5529. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5530. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5531. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5532. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5533. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5534. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5535. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5536. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5537. if (rt2x00_is_usb(rt2x00dev) &&
  5538. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5539. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5540. else
  5541. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5542. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5543. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5544. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5545. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5546. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5547. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5548. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5549. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5550. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5551. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5552. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5553. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5554. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5555. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5556. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5557. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5558. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5559. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5560. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5561. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5562. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5563. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5564. else
  5565. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5566. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5567. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5568. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5569. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5570. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5571. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5572. else
  5573. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5574. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5575. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5576. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5577. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  5578. else
  5579. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5580. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5581. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5582. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  5583. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5584. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  5585. if (rt2x00_is_usb(rt2x00dev))
  5586. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5587. else
  5588. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  5589. } else {
  5590. if (rt2x00_is_usb(rt2x00dev))
  5591. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5592. else
  5593. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  5594. }
  5595. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5596. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5597. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5598. rt2800_led_open_drain_enable(rt2x00dev);
  5599. }
  5600. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5601. {
  5602. rt2800_rf_init_calibration(rt2x00dev, 2);
  5603. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5604. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5605. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5606. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5607. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5608. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5609. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5610. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5611. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5612. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5613. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5614. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5615. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5616. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5617. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5618. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5619. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5620. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5621. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5622. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5623. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5624. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5625. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5626. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5627. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5628. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5629. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5630. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5631. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5632. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5633. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5634. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5635. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5636. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5637. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5638. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5639. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5640. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5641. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5642. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5643. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5644. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5645. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5646. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5647. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5648. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5649. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5650. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5651. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5652. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5653. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5654. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5655. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5656. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5657. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5658. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5659. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5660. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5661. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5662. rt2800_led_open_drain_enable(rt2x00dev);
  5663. }
  5664. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5665. {
  5666. rt2800_rf_init_calibration(rt2x00dev, 30);
  5667. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5668. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5669. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5670. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5671. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5672. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5673. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5674. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5675. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5676. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5677. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5678. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5679. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5680. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5681. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5682. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5683. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5684. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5685. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5686. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5687. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5688. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5689. msleep(1);
  5690. rt2800_adjust_freq_offset(rt2x00dev);
  5691. /* Enable DC filter */
  5692. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5693. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5694. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5695. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5696. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5697. rt2800_led_open_drain_enable(rt2x00dev);
  5698. }
  5699. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5700. {
  5701. if (rt2800_is_305x_soc(rt2x00dev)) {
  5702. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5703. return;
  5704. }
  5705. switch (rt2x00dev->chip.rt) {
  5706. case RT3070:
  5707. case RT3071:
  5708. case RT3090:
  5709. rt2800_init_rfcsr_30xx(rt2x00dev);
  5710. break;
  5711. case RT3290:
  5712. rt2800_init_rfcsr_3290(rt2x00dev);
  5713. break;
  5714. case RT3352:
  5715. rt2800_init_rfcsr_3352(rt2x00dev);
  5716. break;
  5717. case RT3390:
  5718. rt2800_init_rfcsr_3390(rt2x00dev);
  5719. break;
  5720. case RT3572:
  5721. rt2800_init_rfcsr_3572(rt2x00dev);
  5722. break;
  5723. case RT3593:
  5724. rt2800_init_rfcsr_3593(rt2x00dev);
  5725. break;
  5726. case RT5390:
  5727. rt2800_init_rfcsr_5390(rt2x00dev);
  5728. break;
  5729. case RT5392:
  5730. rt2800_init_rfcsr_5392(rt2x00dev);
  5731. break;
  5732. case RT5592:
  5733. rt2800_init_rfcsr_5592(rt2x00dev);
  5734. break;
  5735. }
  5736. }
  5737. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5738. {
  5739. u32 reg;
  5740. u16 word;
  5741. /*
  5742. * Initialize MAC registers.
  5743. */
  5744. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5745. rt2800_init_registers(rt2x00dev)))
  5746. return -EIO;
  5747. /*
  5748. * Wait BBP/RF to wake up.
  5749. */
  5750. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  5751. return -EIO;
  5752. /*
  5753. * Send signal during boot time to initialize firmware.
  5754. */
  5755. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5756. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5757. if (rt2x00_is_usb(rt2x00dev))
  5758. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5759. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5760. msleep(1);
  5761. /*
  5762. * Make sure BBP is up and running.
  5763. */
  5764. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  5765. return -EIO;
  5766. /*
  5767. * Initialize BBP/RF registers.
  5768. */
  5769. rt2800_init_bbp(rt2x00dev);
  5770. rt2800_init_rfcsr(rt2x00dev);
  5771. if (rt2x00_is_usb(rt2x00dev) &&
  5772. (rt2x00_rt(rt2x00dev, RT3070) ||
  5773. rt2x00_rt(rt2x00dev, RT3071) ||
  5774. rt2x00_rt(rt2x00dev, RT3572))) {
  5775. udelay(200);
  5776. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5777. udelay(10);
  5778. }
  5779. /*
  5780. * Enable RX.
  5781. */
  5782. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5783. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5784. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5785. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5786. udelay(50);
  5787. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5788. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5789. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5790. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5791. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5792. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5793. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5794. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5795. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5796. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5797. /*
  5798. * Initialize LED control
  5799. */
  5800. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5801. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5802. word & 0xff, (word >> 8) & 0xff);
  5803. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5804. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5805. word & 0xff, (word >> 8) & 0xff);
  5806. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5807. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5808. word & 0xff, (word >> 8) & 0xff);
  5809. return 0;
  5810. }
  5811. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5812. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5813. {
  5814. u32 reg;
  5815. rt2800_disable_wpdma(rt2x00dev);
  5816. /* Wait for DMA, ignore error */
  5817. rt2800_wait_wpdma_ready(rt2x00dev);
  5818. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5819. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5820. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5821. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5822. }
  5823. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5824. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5825. {
  5826. u32 reg;
  5827. u16 efuse_ctrl_reg;
  5828. if (rt2x00_rt(rt2x00dev, RT3290))
  5829. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5830. else
  5831. efuse_ctrl_reg = EFUSE_CTRL;
  5832. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5833. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5834. }
  5835. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5836. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5837. {
  5838. u32 reg;
  5839. u16 efuse_ctrl_reg;
  5840. u16 efuse_data0_reg;
  5841. u16 efuse_data1_reg;
  5842. u16 efuse_data2_reg;
  5843. u16 efuse_data3_reg;
  5844. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5845. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5846. efuse_data0_reg = EFUSE_DATA0_3290;
  5847. efuse_data1_reg = EFUSE_DATA1_3290;
  5848. efuse_data2_reg = EFUSE_DATA2_3290;
  5849. efuse_data3_reg = EFUSE_DATA3_3290;
  5850. } else {
  5851. efuse_ctrl_reg = EFUSE_CTRL;
  5852. efuse_data0_reg = EFUSE_DATA0;
  5853. efuse_data1_reg = EFUSE_DATA1;
  5854. efuse_data2_reg = EFUSE_DATA2;
  5855. efuse_data3_reg = EFUSE_DATA3;
  5856. }
  5857. mutex_lock(&rt2x00dev->csr_mutex);
  5858. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5859. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5860. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5861. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5862. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5863. /* Wait until the EEPROM has been loaded */
  5864. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5865. /* Apparently the data is read from end to start */
  5866. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5867. /* The returned value is in CPU order, but eeprom is le */
  5868. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5869. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5870. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5871. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5872. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5873. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5874. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5875. mutex_unlock(&rt2x00dev->csr_mutex);
  5876. }
  5877. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5878. {
  5879. unsigned int i;
  5880. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5881. rt2800_efuse_read(rt2x00dev, i);
  5882. return 0;
  5883. }
  5884. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5885. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  5886. {
  5887. u16 word;
  5888. if (rt2x00_rt(rt2x00dev, RT3593))
  5889. return 0;
  5890. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5891. if ((word & 0x00ff) != 0x00ff)
  5892. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5893. return 0;
  5894. }
  5895. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  5896. {
  5897. u16 word;
  5898. if (rt2x00_rt(rt2x00dev, RT3593))
  5899. return 0;
  5900. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5901. if ((word & 0x00ff) != 0x00ff)
  5902. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5903. return 0;
  5904. }
  5905. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5906. {
  5907. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5908. u16 word;
  5909. u8 *mac;
  5910. u8 default_lna_gain;
  5911. int retval;
  5912. /*
  5913. * Read the EEPROM.
  5914. */
  5915. retval = rt2800_read_eeprom(rt2x00dev);
  5916. if (retval)
  5917. return retval;
  5918. /*
  5919. * Start validation of the data that has been read.
  5920. */
  5921. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5922. if (!is_valid_ether_addr(mac)) {
  5923. eth_random_addr(mac);
  5924. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5925. }
  5926. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5927. if (word == 0xffff) {
  5928. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5929. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5930. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5931. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5932. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5933. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5934. rt2x00_rt(rt2x00dev, RT2872)) {
  5935. /*
  5936. * There is a max of 2 RX streams for RT28x0 series
  5937. */
  5938. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5939. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5940. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5941. }
  5942. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5943. if (word == 0xffff) {
  5944. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5945. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5946. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5947. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5948. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5949. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5950. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5951. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5952. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5953. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5954. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5955. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5956. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5957. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5958. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5959. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5960. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5961. }
  5962. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5963. if ((word & 0x00ff) == 0x00ff) {
  5964. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5965. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5966. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5967. }
  5968. if ((word & 0xff00) == 0xff00) {
  5969. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5970. LED_MODE_TXRX_ACTIVITY);
  5971. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5972. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5973. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5974. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5975. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5976. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5977. }
  5978. /*
  5979. * During the LNA validation we are going to use
  5980. * lna0 as correct value. Note that EEPROM_LNA
  5981. * is never validated.
  5982. */
  5983. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5984. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5985. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5986. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5987. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5988. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5989. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5990. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5991. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  5992. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5993. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5994. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5995. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5996. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5997. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5998. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5999. default_lna_gain);
  6000. }
  6001. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  6002. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  6003. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  6004. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  6005. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  6006. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  6007. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  6008. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  6009. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  6010. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  6011. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  6012. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  6013. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  6014. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  6015. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  6016. default_lna_gain);
  6017. }
  6018. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  6019. if (rt2x00_rt(rt2x00dev, RT3593)) {
  6020. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  6021. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  6022. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  6023. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  6024. default_lna_gain);
  6025. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  6026. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  6027. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  6028. default_lna_gain);
  6029. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  6030. }
  6031. return 0;
  6032. }
  6033. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  6034. {
  6035. u16 value;
  6036. u16 eeprom;
  6037. u16 rf;
  6038. /*
  6039. * Read EEPROM word for configuration.
  6040. */
  6041. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6042. /*
  6043. * Identify RF chipset by EEPROM value
  6044. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  6045. * RT53xx: defined in "EEPROM_CHIP_ID" field
  6046. */
  6047. if (rt2x00_rt(rt2x00dev, RT3290) ||
  6048. rt2x00_rt(rt2x00dev, RT5390) ||
  6049. rt2x00_rt(rt2x00dev, RT5392))
  6050. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  6051. else
  6052. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  6053. switch (rf) {
  6054. case RF2820:
  6055. case RF2850:
  6056. case RF2720:
  6057. case RF2750:
  6058. case RF3020:
  6059. case RF2020:
  6060. case RF3021:
  6061. case RF3022:
  6062. case RF3052:
  6063. case RF3053:
  6064. case RF3070:
  6065. case RF3290:
  6066. case RF3320:
  6067. case RF3322:
  6068. case RF5360:
  6069. case RF5362:
  6070. case RF5370:
  6071. case RF5372:
  6072. case RF5390:
  6073. case RF5392:
  6074. case RF5592:
  6075. break;
  6076. default:
  6077. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  6078. rf);
  6079. return -ENODEV;
  6080. }
  6081. rt2x00_set_rf(rt2x00dev, rf);
  6082. /*
  6083. * Identify default antenna configuration.
  6084. */
  6085. rt2x00dev->default_ant.tx_chain_num =
  6086. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  6087. rt2x00dev->default_ant.rx_chain_num =
  6088. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  6089. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  6090. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6091. rt2x00_rt(rt2x00dev, RT3090) ||
  6092. rt2x00_rt(rt2x00dev, RT3352) ||
  6093. rt2x00_rt(rt2x00dev, RT3390)) {
  6094. value = rt2x00_get_field16(eeprom,
  6095. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  6096. switch (value) {
  6097. case 0:
  6098. case 1:
  6099. case 2:
  6100. rt2x00dev->default_ant.tx = ANTENNA_A;
  6101. rt2x00dev->default_ant.rx = ANTENNA_A;
  6102. break;
  6103. case 3:
  6104. rt2x00dev->default_ant.tx = ANTENNA_A;
  6105. rt2x00dev->default_ant.rx = ANTENNA_B;
  6106. break;
  6107. }
  6108. } else {
  6109. rt2x00dev->default_ant.tx = ANTENNA_A;
  6110. rt2x00dev->default_ant.rx = ANTENNA_A;
  6111. }
  6112. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  6113. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  6114. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  6115. }
  6116. /*
  6117. * Determine external LNA informations.
  6118. */
  6119. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  6120. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  6121. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  6122. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  6123. /*
  6124. * Detect if this device has an hardware controlled radio.
  6125. */
  6126. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  6127. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  6128. /*
  6129. * Detect if this device has Bluetooth co-existence.
  6130. */
  6131. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  6132. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  6133. /*
  6134. * Read frequency offset and RF programming sequence.
  6135. */
  6136. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  6137. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  6138. /*
  6139. * Store led settings, for correct led behaviour.
  6140. */
  6141. #ifdef CONFIG_RT2X00_LIB_LEDS
  6142. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  6143. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  6144. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  6145. rt2x00dev->led_mcu_reg = eeprom;
  6146. #endif /* CONFIG_RT2X00_LIB_LEDS */
  6147. /*
  6148. * Check if support EIRP tx power limit feature.
  6149. */
  6150. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  6151. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  6152. EIRP_MAX_TX_POWER_LIMIT)
  6153. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  6154. return 0;
  6155. }
  6156. /*
  6157. * RF value list for rt28xx
  6158. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  6159. */
  6160. static const struct rf_channel rf_vals[] = {
  6161. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  6162. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  6163. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  6164. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  6165. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  6166. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  6167. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  6168. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  6169. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  6170. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  6171. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  6172. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  6173. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  6174. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  6175. /* 802.11 UNI / HyperLan 2 */
  6176. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  6177. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  6178. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  6179. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  6180. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  6181. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  6182. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  6183. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  6184. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  6185. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  6186. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  6187. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  6188. /* 802.11 HyperLan 2 */
  6189. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  6190. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  6191. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  6192. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  6193. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  6194. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  6195. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  6196. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  6197. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  6198. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  6199. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  6200. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  6201. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  6202. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  6203. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  6204. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  6205. /* 802.11 UNII */
  6206. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  6207. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  6208. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  6209. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  6210. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  6211. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  6212. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  6213. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  6214. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  6215. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  6216. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  6217. /* 802.11 Japan */
  6218. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  6219. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  6220. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  6221. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  6222. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  6223. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  6224. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  6225. };
  6226. /*
  6227. * RF value list for rt3xxx
  6228. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  6229. */
  6230. static const struct rf_channel rf_vals_3x[] = {
  6231. {1, 241, 2, 2 },
  6232. {2, 241, 2, 7 },
  6233. {3, 242, 2, 2 },
  6234. {4, 242, 2, 7 },
  6235. {5, 243, 2, 2 },
  6236. {6, 243, 2, 7 },
  6237. {7, 244, 2, 2 },
  6238. {8, 244, 2, 7 },
  6239. {9, 245, 2, 2 },
  6240. {10, 245, 2, 7 },
  6241. {11, 246, 2, 2 },
  6242. {12, 246, 2, 7 },
  6243. {13, 247, 2, 2 },
  6244. {14, 248, 2, 4 },
  6245. /* 802.11 UNI / HyperLan 2 */
  6246. {36, 0x56, 0, 4},
  6247. {38, 0x56, 0, 6},
  6248. {40, 0x56, 0, 8},
  6249. {44, 0x57, 0, 0},
  6250. {46, 0x57, 0, 2},
  6251. {48, 0x57, 0, 4},
  6252. {52, 0x57, 0, 8},
  6253. {54, 0x57, 0, 10},
  6254. {56, 0x58, 0, 0},
  6255. {60, 0x58, 0, 4},
  6256. {62, 0x58, 0, 6},
  6257. {64, 0x58, 0, 8},
  6258. /* 802.11 HyperLan 2 */
  6259. {100, 0x5b, 0, 8},
  6260. {102, 0x5b, 0, 10},
  6261. {104, 0x5c, 0, 0},
  6262. {108, 0x5c, 0, 4},
  6263. {110, 0x5c, 0, 6},
  6264. {112, 0x5c, 0, 8},
  6265. {116, 0x5d, 0, 0},
  6266. {118, 0x5d, 0, 2},
  6267. {120, 0x5d, 0, 4},
  6268. {124, 0x5d, 0, 8},
  6269. {126, 0x5d, 0, 10},
  6270. {128, 0x5e, 0, 0},
  6271. {132, 0x5e, 0, 4},
  6272. {134, 0x5e, 0, 6},
  6273. {136, 0x5e, 0, 8},
  6274. {140, 0x5f, 0, 0},
  6275. /* 802.11 UNII */
  6276. {149, 0x5f, 0, 9},
  6277. {151, 0x5f, 0, 11},
  6278. {153, 0x60, 0, 1},
  6279. {157, 0x60, 0, 5},
  6280. {159, 0x60, 0, 7},
  6281. {161, 0x60, 0, 9},
  6282. {165, 0x61, 0, 1},
  6283. {167, 0x61, 0, 3},
  6284. {169, 0x61, 0, 5},
  6285. {171, 0x61, 0, 7},
  6286. {173, 0x61, 0, 9},
  6287. };
  6288. static const struct rf_channel rf_vals_5592_xtal20[] = {
  6289. /* Channel, N, K, mod, R */
  6290. {1, 482, 4, 10, 3},
  6291. {2, 483, 4, 10, 3},
  6292. {3, 484, 4, 10, 3},
  6293. {4, 485, 4, 10, 3},
  6294. {5, 486, 4, 10, 3},
  6295. {6, 487, 4, 10, 3},
  6296. {7, 488, 4, 10, 3},
  6297. {8, 489, 4, 10, 3},
  6298. {9, 490, 4, 10, 3},
  6299. {10, 491, 4, 10, 3},
  6300. {11, 492, 4, 10, 3},
  6301. {12, 493, 4, 10, 3},
  6302. {13, 494, 4, 10, 3},
  6303. {14, 496, 8, 10, 3},
  6304. {36, 172, 8, 12, 1},
  6305. {38, 173, 0, 12, 1},
  6306. {40, 173, 4, 12, 1},
  6307. {42, 173, 8, 12, 1},
  6308. {44, 174, 0, 12, 1},
  6309. {46, 174, 4, 12, 1},
  6310. {48, 174, 8, 12, 1},
  6311. {50, 175, 0, 12, 1},
  6312. {52, 175, 4, 12, 1},
  6313. {54, 175, 8, 12, 1},
  6314. {56, 176, 0, 12, 1},
  6315. {58, 176, 4, 12, 1},
  6316. {60, 176, 8, 12, 1},
  6317. {62, 177, 0, 12, 1},
  6318. {64, 177, 4, 12, 1},
  6319. {100, 183, 4, 12, 1},
  6320. {102, 183, 8, 12, 1},
  6321. {104, 184, 0, 12, 1},
  6322. {106, 184, 4, 12, 1},
  6323. {108, 184, 8, 12, 1},
  6324. {110, 185, 0, 12, 1},
  6325. {112, 185, 4, 12, 1},
  6326. {114, 185, 8, 12, 1},
  6327. {116, 186, 0, 12, 1},
  6328. {118, 186, 4, 12, 1},
  6329. {120, 186, 8, 12, 1},
  6330. {122, 187, 0, 12, 1},
  6331. {124, 187, 4, 12, 1},
  6332. {126, 187, 8, 12, 1},
  6333. {128, 188, 0, 12, 1},
  6334. {130, 188, 4, 12, 1},
  6335. {132, 188, 8, 12, 1},
  6336. {134, 189, 0, 12, 1},
  6337. {136, 189, 4, 12, 1},
  6338. {138, 189, 8, 12, 1},
  6339. {140, 190, 0, 12, 1},
  6340. {149, 191, 6, 12, 1},
  6341. {151, 191, 10, 12, 1},
  6342. {153, 192, 2, 12, 1},
  6343. {155, 192, 6, 12, 1},
  6344. {157, 192, 10, 12, 1},
  6345. {159, 193, 2, 12, 1},
  6346. {161, 193, 6, 12, 1},
  6347. {165, 194, 2, 12, 1},
  6348. {184, 164, 0, 12, 1},
  6349. {188, 164, 4, 12, 1},
  6350. {192, 165, 8, 12, 1},
  6351. {196, 166, 0, 12, 1},
  6352. };
  6353. static const struct rf_channel rf_vals_5592_xtal40[] = {
  6354. /* Channel, N, K, mod, R */
  6355. {1, 241, 2, 10, 3},
  6356. {2, 241, 7, 10, 3},
  6357. {3, 242, 2, 10, 3},
  6358. {4, 242, 7, 10, 3},
  6359. {5, 243, 2, 10, 3},
  6360. {6, 243, 7, 10, 3},
  6361. {7, 244, 2, 10, 3},
  6362. {8, 244, 7, 10, 3},
  6363. {9, 245, 2, 10, 3},
  6364. {10, 245, 7, 10, 3},
  6365. {11, 246, 2, 10, 3},
  6366. {12, 246, 7, 10, 3},
  6367. {13, 247, 2, 10, 3},
  6368. {14, 248, 4, 10, 3},
  6369. {36, 86, 4, 12, 1},
  6370. {38, 86, 6, 12, 1},
  6371. {40, 86, 8, 12, 1},
  6372. {42, 86, 10, 12, 1},
  6373. {44, 87, 0, 12, 1},
  6374. {46, 87, 2, 12, 1},
  6375. {48, 87, 4, 12, 1},
  6376. {50, 87, 6, 12, 1},
  6377. {52, 87, 8, 12, 1},
  6378. {54, 87, 10, 12, 1},
  6379. {56, 88, 0, 12, 1},
  6380. {58, 88, 2, 12, 1},
  6381. {60, 88, 4, 12, 1},
  6382. {62, 88, 6, 12, 1},
  6383. {64, 88, 8, 12, 1},
  6384. {100, 91, 8, 12, 1},
  6385. {102, 91, 10, 12, 1},
  6386. {104, 92, 0, 12, 1},
  6387. {106, 92, 2, 12, 1},
  6388. {108, 92, 4, 12, 1},
  6389. {110, 92, 6, 12, 1},
  6390. {112, 92, 8, 12, 1},
  6391. {114, 92, 10, 12, 1},
  6392. {116, 93, 0, 12, 1},
  6393. {118, 93, 2, 12, 1},
  6394. {120, 93, 4, 12, 1},
  6395. {122, 93, 6, 12, 1},
  6396. {124, 93, 8, 12, 1},
  6397. {126, 93, 10, 12, 1},
  6398. {128, 94, 0, 12, 1},
  6399. {130, 94, 2, 12, 1},
  6400. {132, 94, 4, 12, 1},
  6401. {134, 94, 6, 12, 1},
  6402. {136, 94, 8, 12, 1},
  6403. {138, 94, 10, 12, 1},
  6404. {140, 95, 0, 12, 1},
  6405. {149, 95, 9, 12, 1},
  6406. {151, 95, 11, 12, 1},
  6407. {153, 96, 1, 12, 1},
  6408. {155, 96, 3, 12, 1},
  6409. {157, 96, 5, 12, 1},
  6410. {159, 96, 7, 12, 1},
  6411. {161, 96, 9, 12, 1},
  6412. {165, 97, 1, 12, 1},
  6413. {184, 82, 0, 12, 1},
  6414. {188, 82, 4, 12, 1},
  6415. {192, 82, 8, 12, 1},
  6416. {196, 83, 0, 12, 1},
  6417. };
  6418. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  6419. {
  6420. struct hw_mode_spec *spec = &rt2x00dev->spec;
  6421. struct channel_info *info;
  6422. char *default_power1;
  6423. char *default_power2;
  6424. char *default_power3;
  6425. unsigned int i;
  6426. u32 reg;
  6427. /*
  6428. * Disable powersaving as default.
  6429. */
  6430. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  6431. /*
  6432. * Initialize all hw fields.
  6433. */
  6434. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_HT_CCK_RATES);
  6435. ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
  6436. ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
  6437. ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
  6438. ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
  6439. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
  6440. /*
  6441. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  6442. * unless we are capable of sending the buffered frames out after the
  6443. * DTIM transmission using rt2x00lib_beacondone. This will send out
  6444. * multicast and broadcast traffic immediately instead of buffering it
  6445. * infinitly and thus dropping it after some time.
  6446. */
  6447. if (!rt2x00_is_usb(rt2x00dev))
  6448. ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
  6449. /* Set MFP if HW crypto is disabled. */
  6450. if (rt2800_hwcrypt_disabled(rt2x00dev))
  6451. ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
  6452. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  6453. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  6454. rt2800_eeprom_addr(rt2x00dev,
  6455. EEPROM_MAC_ADDR_0));
  6456. /*
  6457. * As rt2800 has a global fallback table we cannot specify
  6458. * more then one tx rate per frame but since the hw will
  6459. * try several rates (based on the fallback table) we should
  6460. * initialize max_report_rates to the maximum number of rates
  6461. * we are going to try. Otherwise mac80211 will truncate our
  6462. * reported tx rates and the rc algortihm will end up with
  6463. * incorrect data.
  6464. */
  6465. rt2x00dev->hw->max_rates = 1;
  6466. rt2x00dev->hw->max_report_rates = 7;
  6467. rt2x00dev->hw->max_rate_tries = 1;
  6468. /*
  6469. * Initialize hw_mode information.
  6470. */
  6471. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6472. switch (rt2x00dev->chip.rf) {
  6473. case RF2720:
  6474. case RF2820:
  6475. spec->num_channels = 14;
  6476. spec->channels = rf_vals;
  6477. break;
  6478. case RF2750:
  6479. case RF2850:
  6480. spec->num_channels = ARRAY_SIZE(rf_vals);
  6481. spec->channels = rf_vals;
  6482. break;
  6483. case RF2020:
  6484. case RF3020:
  6485. case RF3021:
  6486. case RF3022:
  6487. case RF3070:
  6488. case RF3290:
  6489. case RF3320:
  6490. case RF3322:
  6491. case RF5360:
  6492. case RF5362:
  6493. case RF5370:
  6494. case RF5372:
  6495. case RF5390:
  6496. case RF5392:
  6497. spec->num_channels = 14;
  6498. spec->channels = rf_vals_3x;
  6499. break;
  6500. case RF3052:
  6501. case RF3053:
  6502. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6503. spec->channels = rf_vals_3x;
  6504. break;
  6505. case RF5592:
  6506. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6507. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6508. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6509. spec->channels = rf_vals_5592_xtal40;
  6510. } else {
  6511. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6512. spec->channels = rf_vals_5592_xtal20;
  6513. }
  6514. break;
  6515. }
  6516. if (WARN_ON_ONCE(!spec->channels))
  6517. return -ENODEV;
  6518. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6519. if (spec->num_channels > 14)
  6520. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6521. /*
  6522. * Initialize HT information.
  6523. */
  6524. if (!rt2x00_rf(rt2x00dev, RF2020))
  6525. spec->ht.ht_supported = true;
  6526. else
  6527. spec->ht.ht_supported = false;
  6528. spec->ht.cap =
  6529. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6530. IEEE80211_HT_CAP_GRN_FLD |
  6531. IEEE80211_HT_CAP_SGI_20 |
  6532. IEEE80211_HT_CAP_SGI_40;
  6533. if (rt2x00dev->default_ant.tx_chain_num >= 2)
  6534. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6535. spec->ht.cap |= rt2x00dev->default_ant.rx_chain_num <<
  6536. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6537. spec->ht.ampdu_factor = 3;
  6538. spec->ht.ampdu_density = 4;
  6539. spec->ht.mcs.tx_params =
  6540. IEEE80211_HT_MCS_TX_DEFINED |
  6541. IEEE80211_HT_MCS_TX_RX_DIFF |
  6542. ((rt2x00dev->default_ant.tx_chain_num - 1) <<
  6543. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6544. switch (rt2x00dev->default_ant.rx_chain_num) {
  6545. case 3:
  6546. spec->ht.mcs.rx_mask[2] = 0xff;
  6547. case 2:
  6548. spec->ht.mcs.rx_mask[1] = 0xff;
  6549. case 1:
  6550. spec->ht.mcs.rx_mask[0] = 0xff;
  6551. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6552. break;
  6553. }
  6554. /*
  6555. * Create channel information array
  6556. */
  6557. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6558. if (!info)
  6559. return -ENOMEM;
  6560. spec->channels_info = info;
  6561. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6562. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6563. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6564. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  6565. EEPROM_EXT_TXPOWER_BG3);
  6566. else
  6567. default_power3 = NULL;
  6568. for (i = 0; i < 14; i++) {
  6569. info[i].default_power1 = default_power1[i];
  6570. info[i].default_power2 = default_power2[i];
  6571. if (default_power3)
  6572. info[i].default_power3 = default_power3[i];
  6573. }
  6574. if (spec->num_channels > 14) {
  6575. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6576. EEPROM_TXPOWER_A1);
  6577. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6578. EEPROM_TXPOWER_A2);
  6579. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6580. default_power3 =
  6581. rt2800_eeprom_addr(rt2x00dev,
  6582. EEPROM_EXT_TXPOWER_A3);
  6583. else
  6584. default_power3 = NULL;
  6585. for (i = 14; i < spec->num_channels; i++) {
  6586. info[i].default_power1 = default_power1[i - 14];
  6587. info[i].default_power2 = default_power2[i - 14];
  6588. if (default_power3)
  6589. info[i].default_power3 = default_power3[i - 14];
  6590. }
  6591. }
  6592. switch (rt2x00dev->chip.rf) {
  6593. case RF2020:
  6594. case RF3020:
  6595. case RF3021:
  6596. case RF3022:
  6597. case RF3320:
  6598. case RF3052:
  6599. case RF3053:
  6600. case RF3070:
  6601. case RF3290:
  6602. case RF5360:
  6603. case RF5362:
  6604. case RF5370:
  6605. case RF5372:
  6606. case RF5390:
  6607. case RF5392:
  6608. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6609. break;
  6610. }
  6611. return 0;
  6612. }
  6613. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6614. {
  6615. u32 reg;
  6616. u32 rt;
  6617. u32 rev;
  6618. if (rt2x00_rt(rt2x00dev, RT3290))
  6619. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6620. else
  6621. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6622. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6623. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6624. switch (rt) {
  6625. case RT2860:
  6626. case RT2872:
  6627. case RT2883:
  6628. case RT3070:
  6629. case RT3071:
  6630. case RT3090:
  6631. case RT3290:
  6632. case RT3352:
  6633. case RT3390:
  6634. case RT3572:
  6635. case RT3593:
  6636. case RT5390:
  6637. case RT5392:
  6638. case RT5592:
  6639. break;
  6640. default:
  6641. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6642. rt, rev);
  6643. return -ENODEV;
  6644. }
  6645. rt2x00_set_rt(rt2x00dev, rt, rev);
  6646. return 0;
  6647. }
  6648. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6649. {
  6650. int retval;
  6651. u32 reg;
  6652. retval = rt2800_probe_rt(rt2x00dev);
  6653. if (retval)
  6654. return retval;
  6655. /*
  6656. * Allocate eeprom data.
  6657. */
  6658. retval = rt2800_validate_eeprom(rt2x00dev);
  6659. if (retval)
  6660. return retval;
  6661. retval = rt2800_init_eeprom(rt2x00dev);
  6662. if (retval)
  6663. return retval;
  6664. /*
  6665. * Enable rfkill polling by setting GPIO direction of the
  6666. * rfkill switch GPIO pin correctly.
  6667. */
  6668. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6669. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6670. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6671. /*
  6672. * Initialize hw specifications.
  6673. */
  6674. retval = rt2800_probe_hw_mode(rt2x00dev);
  6675. if (retval)
  6676. return retval;
  6677. /*
  6678. * Set device capabilities.
  6679. */
  6680. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6681. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6682. if (!rt2x00_is_usb(rt2x00dev))
  6683. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6684. /*
  6685. * Set device requirements.
  6686. */
  6687. if (!rt2x00_is_soc(rt2x00dev))
  6688. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6689. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6690. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6691. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6692. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6693. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6694. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6695. if (rt2x00_is_usb(rt2x00dev))
  6696. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6697. else {
  6698. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6699. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6700. }
  6701. /*
  6702. * Set the rssi offset.
  6703. */
  6704. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6705. return 0;
  6706. }
  6707. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6708. /*
  6709. * IEEE80211 stack callback functions.
  6710. */
  6711. void rt2800_get_key_seq(struct ieee80211_hw *hw,
  6712. struct ieee80211_key_conf *key,
  6713. struct ieee80211_key_seq *seq)
  6714. {
  6715. struct rt2x00_dev *rt2x00dev = hw->priv;
  6716. struct mac_iveiv_entry iveiv_entry;
  6717. u32 offset;
  6718. if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
  6719. return;
  6720. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  6721. rt2800_register_multiread(rt2x00dev, offset,
  6722. &iveiv_entry, sizeof(iveiv_entry));
  6723. memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
  6724. memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
  6725. }
  6726. EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
  6727. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6728. {
  6729. struct rt2x00_dev *rt2x00dev = hw->priv;
  6730. u32 reg;
  6731. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6732. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6733. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6734. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6735. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6736. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6737. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6738. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6739. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6740. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6741. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6742. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6743. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6744. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6745. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6746. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6747. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6748. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6749. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6750. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6751. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6752. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6753. return 0;
  6754. }
  6755. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6756. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6757. struct ieee80211_vif *vif, u16 queue_idx,
  6758. const struct ieee80211_tx_queue_params *params)
  6759. {
  6760. struct rt2x00_dev *rt2x00dev = hw->priv;
  6761. struct data_queue *queue;
  6762. struct rt2x00_field32 field;
  6763. int retval;
  6764. u32 reg;
  6765. u32 offset;
  6766. /*
  6767. * First pass the configuration through rt2x00lib, that will
  6768. * update the queue settings and validate the input. After that
  6769. * we are free to update the registers based on the value
  6770. * in the queue parameter.
  6771. */
  6772. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6773. if (retval)
  6774. return retval;
  6775. /*
  6776. * We only need to perform additional register initialization
  6777. * for WMM queues/
  6778. */
  6779. if (queue_idx >= 4)
  6780. return 0;
  6781. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6782. /* Update WMM TXOP register */
  6783. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6784. field.bit_offset = (queue_idx & 1) * 16;
  6785. field.bit_mask = 0xffff << field.bit_offset;
  6786. rt2800_register_read(rt2x00dev, offset, &reg);
  6787. rt2x00_set_field32(&reg, field, queue->txop);
  6788. rt2800_register_write(rt2x00dev, offset, reg);
  6789. /* Update WMM registers */
  6790. field.bit_offset = queue_idx * 4;
  6791. field.bit_mask = 0xf << field.bit_offset;
  6792. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6793. rt2x00_set_field32(&reg, field, queue->aifs);
  6794. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6795. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6796. rt2x00_set_field32(&reg, field, queue->cw_min);
  6797. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6798. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6799. rt2x00_set_field32(&reg, field, queue->cw_max);
  6800. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6801. /* Update EDCA registers */
  6802. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6803. rt2800_register_read(rt2x00dev, offset, &reg);
  6804. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6805. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6806. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6807. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6808. rt2800_register_write(rt2x00dev, offset, reg);
  6809. return 0;
  6810. }
  6811. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6812. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6813. {
  6814. struct rt2x00_dev *rt2x00dev = hw->priv;
  6815. u64 tsf;
  6816. u32 reg;
  6817. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6818. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6819. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6820. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6821. return tsf;
  6822. }
  6823. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6824. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6825. struct ieee80211_ampdu_params *params)
  6826. {
  6827. struct ieee80211_sta *sta = params->sta;
  6828. enum ieee80211_ampdu_mlme_action action = params->action;
  6829. u16 tid = params->tid;
  6830. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6831. int ret = 0;
  6832. /*
  6833. * Don't allow aggregation for stations the hardware isn't aware
  6834. * of because tx status reports for frames to an unknown station
  6835. * always contain wcid=WCID_END+1 and thus we can't distinguish
  6836. * between multiple stations which leads to unwanted situations
  6837. * when the hw reorders frames due to aggregation.
  6838. */
  6839. if (sta_priv->wcid > WCID_END)
  6840. return 1;
  6841. switch (action) {
  6842. case IEEE80211_AMPDU_RX_START:
  6843. case IEEE80211_AMPDU_RX_STOP:
  6844. /*
  6845. * The hw itself takes care of setting up BlockAck mechanisms.
  6846. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6847. * agreement. Once that is done, the hw will BlockAck incoming
  6848. * AMPDUs without further setup.
  6849. */
  6850. break;
  6851. case IEEE80211_AMPDU_TX_START:
  6852. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6853. break;
  6854. case IEEE80211_AMPDU_TX_STOP_CONT:
  6855. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6856. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6857. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6858. break;
  6859. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6860. break;
  6861. default:
  6862. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6863. "Unknown AMPDU action\n");
  6864. }
  6865. return ret;
  6866. }
  6867. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6868. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6869. struct survey_info *survey)
  6870. {
  6871. struct rt2x00_dev *rt2x00dev = hw->priv;
  6872. struct ieee80211_conf *conf = &hw->conf;
  6873. u32 idle, busy, busy_ext;
  6874. if (idx != 0)
  6875. return -ENOENT;
  6876. survey->channel = conf->chandef.chan;
  6877. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6878. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6879. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6880. if (idle || busy) {
  6881. survey->filled = SURVEY_INFO_TIME |
  6882. SURVEY_INFO_TIME_BUSY |
  6883. SURVEY_INFO_TIME_EXT_BUSY;
  6884. survey->time = (idle + busy) / 1000;
  6885. survey->time_busy = busy / 1000;
  6886. survey->time_ext_busy = busy_ext / 1000;
  6887. }
  6888. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6889. survey->filled |= SURVEY_INFO_IN_USE;
  6890. return 0;
  6891. }
  6892. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6893. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6894. MODULE_VERSION(DRV_VERSION);
  6895. MODULE_DESCRIPTION("Ralink RT2800 library");
  6896. MODULE_LICENSE("GPL");