pcie.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /* @file mwifiex_pcie.h
  2. *
  3. * @brief This file contains definitions for PCI-E interface.
  4. * driver.
  5. *
  6. * Copyright (C) 2011-2014, Marvell International Ltd.
  7. *
  8. * This software file (the "File") is distributed by Marvell International
  9. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  10. * (the "License"). You may use, redistribute and/or modify this File in
  11. * accordance with the terms and conditions of the License, a copy of which
  12. * is available by writing to the Free Software Foundation, Inc.,
  13. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  14. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  15. *
  16. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  17. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  18. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  19. * this warranty disclaimer.
  20. */
  21. #ifndef _MWIFIEX_PCIE_H
  22. #define _MWIFIEX_PCIE_H
  23. #include <linux/pci.h>
  24. #include <linux/interrupt.h>
  25. #include "decl.h"
  26. #include "main.h"
  27. #define PCIE8766_DEFAULT_FW_NAME "/*(DEBLOBBED)*/"
  28. #define PCIE8897_DEFAULT_FW_NAME "/*(DEBLOBBED)*/"
  29. #define PCIE8897_A0_FW_NAME "/*(DEBLOBBED)*/"
  30. #define PCIE8897_B0_FW_NAME "/*(DEBLOBBED)*/"
  31. #define PCIEUART8997_FW_NAME_V4 "/*(DEBLOBBED)*/"
  32. #define PCIEUSB8997_FW_NAME_V4 "/*(DEBLOBBED)*/"
  33. #define PCIE8997_DEFAULT_WIFIFW_NAME "/*(DEBLOBBED)*/"
  34. #define PCIE_VENDOR_ID_MARVELL (0x11ab)
  35. #define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b)
  36. #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
  37. #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38)
  38. #define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42)
  39. #define PCIE8897_A0 0x1100
  40. #define PCIE8897_B0 0x1200
  41. #define PCIE8997_A0 0x10
  42. #define PCIE8997_A1 0x11
  43. #define CHIP_VER_PCIEUART 0x3
  44. #define CHIP_MAGIC_VALUE 0x24
  45. /* Constants for Buffer Descriptor (BD) rings */
  46. #define MWIFIEX_MAX_TXRX_BD 0x20
  47. #define MWIFIEX_TXBD_MASK 0x3F
  48. #define MWIFIEX_RXBD_MASK 0x3F
  49. #define MWIFIEX_MAX_EVT_BD 0x08
  50. #define MWIFIEX_EVTBD_MASK 0x0f
  51. /* PCIE INTERNAL REGISTERS */
  52. #define PCIE_SCRATCH_0_REG 0xC10
  53. #define PCIE_SCRATCH_1_REG 0xC14
  54. #define PCIE_CPU_INT_EVENT 0xC18
  55. #define PCIE_CPU_INT_STATUS 0xC1C
  56. #define PCIE_HOST_INT_STATUS 0xC30
  57. #define PCIE_HOST_INT_MASK 0xC34
  58. #define PCIE_HOST_INT_STATUS_MASK 0xC3C
  59. #define PCIE_SCRATCH_2_REG 0xC40
  60. #define PCIE_SCRATCH_3_REG 0xC44
  61. #define PCIE_SCRATCH_4_REG 0xCD0
  62. #define PCIE_SCRATCH_5_REG 0xCD4
  63. #define PCIE_SCRATCH_6_REG 0xCD8
  64. #define PCIE_SCRATCH_7_REG 0xCDC
  65. #define PCIE_SCRATCH_8_REG 0xCE0
  66. #define PCIE_SCRATCH_9_REG 0xCE4
  67. #define PCIE_SCRATCH_10_REG 0xCE8
  68. #define PCIE_SCRATCH_11_REG 0xCEC
  69. #define PCIE_SCRATCH_12_REG 0xCF0
  70. #define PCIE_SCRATCH_13_REG 0xCF8
  71. #define PCIE_SCRATCH_14_REG 0xCFC
  72. #define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C
  73. #define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C
  74. #define CPU_INTR_DNLD_RDY BIT(0)
  75. #define CPU_INTR_DOOR_BELL BIT(1)
  76. #define CPU_INTR_SLEEP_CFM_DONE BIT(2)
  77. #define CPU_INTR_RESET BIT(3)
  78. #define CPU_INTR_EVENT_DONE BIT(5)
  79. #define HOST_INTR_DNLD_DONE BIT(0)
  80. #define HOST_INTR_UPLD_RDY BIT(1)
  81. #define HOST_INTR_CMD_DONE BIT(2)
  82. #define HOST_INTR_EVENT_RDY BIT(3)
  83. #define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \
  84. HOST_INTR_UPLD_RDY | \
  85. HOST_INTR_CMD_DONE | \
  86. HOST_INTR_EVENT_RDY)
  87. #define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7)
  88. #define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0)
  89. #define MWIFIEX_BD_FLAG_LAST_DESC BIT(1)
  90. #define MWIFIEX_BD_FLAG_SOP BIT(0)
  91. #define MWIFIEX_BD_FLAG_EOP BIT(1)
  92. #define MWIFIEX_BD_FLAG_XS_SOP BIT(2)
  93. #define MWIFIEX_BD_FLAG_XS_EOP BIT(3)
  94. #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7)
  95. #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10)
  96. #define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16)
  97. #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26)
  98. /* Max retry number of command write */
  99. #define MAX_WRITE_IOMEM_RETRY 2
  100. /* Define PCIE block size for firmware download */
  101. #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256
  102. /* FW awake cookie after FW ready */
  103. #define FW_AWAKE_COOKIE (0xAA55AA55)
  104. #define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF
  105. #define MWIFIEX_MAX_DELAY_COUNT 100
  106. struct mwifiex_pcie_card_reg {
  107. u16 cmd_addr_lo;
  108. u16 cmd_addr_hi;
  109. u16 fw_status;
  110. u16 cmd_size;
  111. u16 cmdrsp_addr_lo;
  112. u16 cmdrsp_addr_hi;
  113. u16 tx_rdptr;
  114. u16 tx_wrptr;
  115. u16 rx_rdptr;
  116. u16 rx_wrptr;
  117. u16 evt_rdptr;
  118. u16 evt_wrptr;
  119. u16 drv_rdy;
  120. u16 tx_start_ptr;
  121. u32 tx_mask;
  122. u32 tx_wrap_mask;
  123. u32 rx_mask;
  124. u32 rx_wrap_mask;
  125. u32 tx_rollover_ind;
  126. u32 rx_rollover_ind;
  127. u32 evt_rollover_ind;
  128. u8 ring_flag_sop;
  129. u8 ring_flag_eop;
  130. u8 ring_flag_xs_sop;
  131. u8 ring_flag_xs_eop;
  132. u32 ring_tx_start_ptr;
  133. u8 pfu_enabled;
  134. u8 sleep_cookie;
  135. u16 fw_dump_ctrl;
  136. u16 fw_dump_start;
  137. u16 fw_dump_end;
  138. u8 fw_dump_host_ready;
  139. u8 fw_dump_read_done;
  140. u8 msix_support;
  141. };
  142. static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = {
  143. .cmd_addr_lo = PCIE_SCRATCH_0_REG,
  144. .cmd_addr_hi = PCIE_SCRATCH_1_REG,
  145. .cmd_size = PCIE_SCRATCH_2_REG,
  146. .fw_status = PCIE_SCRATCH_3_REG,
  147. .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
  148. .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
  149. .tx_rdptr = PCIE_SCRATCH_6_REG,
  150. .tx_wrptr = PCIE_SCRATCH_7_REG,
  151. .rx_rdptr = PCIE_SCRATCH_8_REG,
  152. .rx_wrptr = PCIE_SCRATCH_9_REG,
  153. .evt_rdptr = PCIE_SCRATCH_10_REG,
  154. .evt_wrptr = PCIE_SCRATCH_11_REG,
  155. .drv_rdy = PCIE_SCRATCH_12_REG,
  156. .tx_start_ptr = 0,
  157. .tx_mask = MWIFIEX_TXBD_MASK,
  158. .tx_wrap_mask = 0,
  159. .rx_mask = MWIFIEX_RXBD_MASK,
  160. .rx_wrap_mask = 0,
  161. .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  162. .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  163. .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  164. .ring_flag_sop = 0,
  165. .ring_flag_eop = 0,
  166. .ring_flag_xs_sop = 0,
  167. .ring_flag_xs_eop = 0,
  168. .ring_tx_start_ptr = 0,
  169. .pfu_enabled = 0,
  170. .sleep_cookie = 1,
  171. .msix_support = 0,
  172. };
  173. static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = {
  174. .cmd_addr_lo = PCIE_SCRATCH_0_REG,
  175. .cmd_addr_hi = PCIE_SCRATCH_1_REG,
  176. .cmd_size = PCIE_SCRATCH_2_REG,
  177. .fw_status = PCIE_SCRATCH_3_REG,
  178. .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
  179. .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
  180. .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1,
  181. .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1,
  182. .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1,
  183. .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1,
  184. .evt_rdptr = PCIE_SCRATCH_10_REG,
  185. .evt_wrptr = PCIE_SCRATCH_11_REG,
  186. .drv_rdy = PCIE_SCRATCH_12_REG,
  187. .tx_start_ptr = 16,
  188. .tx_mask = 0x03FF0000,
  189. .tx_wrap_mask = 0x07FF0000,
  190. .rx_mask = 0x000003FF,
  191. .rx_wrap_mask = 0x000007FF,
  192. .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND,
  193. .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND,
  194. .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
  195. .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
  196. .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
  197. .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
  198. .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
  199. .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
  200. .pfu_enabled = 1,
  201. .sleep_cookie = 0,
  202. .fw_dump_ctrl = 0xcf4,
  203. .fw_dump_start = 0xcf8,
  204. .fw_dump_end = 0xcff,
  205. .fw_dump_host_ready = 0xee,
  206. .fw_dump_read_done = 0xfe,
  207. .msix_support = 0,
  208. };
  209. static const struct mwifiex_pcie_card_reg mwifiex_reg_8997 = {
  210. .cmd_addr_lo = PCIE_SCRATCH_0_REG,
  211. .cmd_addr_hi = PCIE_SCRATCH_1_REG,
  212. .cmd_size = PCIE_SCRATCH_2_REG,
  213. .fw_status = PCIE_SCRATCH_3_REG,
  214. .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
  215. .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
  216. .tx_rdptr = 0xC1A4,
  217. .tx_wrptr = 0xC174,
  218. .rx_rdptr = 0xC174,
  219. .rx_wrptr = 0xC1A4,
  220. .evt_rdptr = PCIE_SCRATCH_10_REG,
  221. .evt_wrptr = PCIE_SCRATCH_11_REG,
  222. .drv_rdy = PCIE_SCRATCH_12_REG,
  223. .tx_start_ptr = 16,
  224. .tx_mask = 0x0FFF0000,
  225. .tx_wrap_mask = 0x1FFF0000,
  226. .rx_mask = 0x00000FFF,
  227. .rx_wrap_mask = 0x00001FFF,
  228. .tx_rollover_ind = BIT(28),
  229. .rx_rollover_ind = BIT(12),
  230. .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
  231. .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
  232. .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
  233. .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
  234. .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
  235. .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
  236. .pfu_enabled = 1,
  237. .sleep_cookie = 0,
  238. .fw_dump_ctrl = 0xcf4,
  239. .fw_dump_start = 0xcf8,
  240. .fw_dump_end = 0xcff,
  241. .fw_dump_host_ready = 0xcc,
  242. .fw_dump_read_done = 0xdd,
  243. .msix_support = 0,
  244. };
  245. static struct memory_type_mapping mem_type_mapping_tbl_w8897[] = {
  246. {"ITCM", NULL, 0, 0xF0},
  247. {"DTCM", NULL, 0, 0xF1},
  248. {"SQRAM", NULL, 0, 0xF2},
  249. {"IRAM", NULL, 0, 0xF3},
  250. {"APU", NULL, 0, 0xF4},
  251. {"CIU", NULL, 0, 0xF5},
  252. {"ICU", NULL, 0, 0xF6},
  253. {"MAC", NULL, 0, 0xF7},
  254. };
  255. static struct memory_type_mapping mem_type_mapping_tbl_w8997[] = {
  256. {"DUMP", NULL, 0, 0xDD},
  257. };
  258. struct mwifiex_pcie_device {
  259. const struct mwifiex_pcie_card_reg *reg;
  260. u16 blksz_fw_dl;
  261. u16 tx_buf_size;
  262. bool can_dump_fw;
  263. struct memory_type_mapping *mem_type_mapping_tbl;
  264. u8 num_mem_types;
  265. bool can_ext_scan;
  266. };
  267. static const struct mwifiex_pcie_device mwifiex_pcie8766 = {
  268. .reg = &mwifiex_reg_8766,
  269. .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
  270. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  271. .can_dump_fw = false,
  272. .can_ext_scan = true,
  273. };
  274. static const struct mwifiex_pcie_device mwifiex_pcie8897 = {
  275. .reg = &mwifiex_reg_8897,
  276. .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
  277. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  278. .can_dump_fw = true,
  279. .mem_type_mapping_tbl = mem_type_mapping_tbl_w8897,
  280. .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8897),
  281. .can_ext_scan = true,
  282. };
  283. static const struct mwifiex_pcie_device mwifiex_pcie8997 = {
  284. .reg = &mwifiex_reg_8997,
  285. .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
  286. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  287. .can_dump_fw = true,
  288. .mem_type_mapping_tbl = mem_type_mapping_tbl_w8997,
  289. .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8997),
  290. .can_ext_scan = true,
  291. };
  292. struct mwifiex_evt_buf_desc {
  293. u64 paddr;
  294. u16 len;
  295. u16 flags;
  296. } __packed;
  297. struct mwifiex_pcie_buf_desc {
  298. u64 paddr;
  299. u16 len;
  300. u16 flags;
  301. } __packed;
  302. struct mwifiex_pfu_buf_desc {
  303. u16 flags;
  304. u16 offset;
  305. u16 frag_len;
  306. u16 len;
  307. u64 paddr;
  308. u32 reserved;
  309. } __packed;
  310. #define MWIFIEX_NUM_MSIX_VECTORS 4
  311. struct mwifiex_msix_context {
  312. struct pci_dev *dev;
  313. u16 msg_id;
  314. };
  315. struct pcie_service_card {
  316. struct pci_dev *dev;
  317. struct mwifiex_adapter *adapter;
  318. struct mwifiex_pcie_device pcie;
  319. u8 txbd_flush;
  320. u32 txbd_wrptr;
  321. u32 txbd_rdptr;
  322. u32 txbd_ring_size;
  323. u8 *txbd_ring_vbase;
  324. dma_addr_t txbd_ring_pbase;
  325. void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
  326. struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
  327. u32 rxbd_wrptr;
  328. u32 rxbd_rdptr;
  329. u32 rxbd_ring_size;
  330. u8 *rxbd_ring_vbase;
  331. dma_addr_t rxbd_ring_pbase;
  332. void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
  333. struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
  334. u32 evtbd_wrptr;
  335. u32 evtbd_rdptr;
  336. u32 evtbd_ring_size;
  337. u8 *evtbd_ring_vbase;
  338. dma_addr_t evtbd_ring_pbase;
  339. void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
  340. struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
  341. struct sk_buff *cmd_buf;
  342. struct sk_buff *cmdrsp_buf;
  343. u8 *sleep_cookie_vbase;
  344. dma_addr_t sleep_cookie_pbase;
  345. void __iomem *pci_mmap;
  346. void __iomem *pci_mmap1;
  347. int msi_enable;
  348. int msix_enable;
  349. #ifdef CONFIG_PCI
  350. struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS];
  351. #endif
  352. struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS];
  353. struct mwifiex_msix_context share_irq_ctx;
  354. };
  355. static inline int
  356. mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
  357. {
  358. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  359. switch (card->dev->device) {
  360. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  361. if (((card->txbd_wrptr & reg->tx_mask) ==
  362. (rdptr & reg->tx_mask)) &&
  363. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  364. (rdptr & reg->tx_rollover_ind)))
  365. return 1;
  366. break;
  367. case PCIE_DEVICE_ID_MARVELL_88W8897:
  368. case PCIE_DEVICE_ID_MARVELL_88W8997:
  369. if (((card->txbd_wrptr & reg->tx_mask) ==
  370. (rdptr & reg->tx_mask)) &&
  371. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  372. (rdptr & reg->tx_rollover_ind)))
  373. return 1;
  374. break;
  375. }
  376. return 0;
  377. }
  378. static inline int
  379. mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
  380. {
  381. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  382. switch (card->dev->device) {
  383. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  384. if (((card->txbd_wrptr & reg->tx_mask) !=
  385. (card->txbd_rdptr & reg->tx_mask)) ||
  386. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  387. (card->txbd_rdptr & reg->tx_rollover_ind)))
  388. return 1;
  389. break;
  390. case PCIE_DEVICE_ID_MARVELL_88W8897:
  391. case PCIE_DEVICE_ID_MARVELL_88W8997:
  392. if (((card->txbd_wrptr & reg->tx_mask) !=
  393. (card->txbd_rdptr & reg->tx_mask)) ||
  394. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  395. (card->txbd_rdptr & reg->tx_rollover_ind)))
  396. return 1;
  397. break;
  398. }
  399. return 0;
  400. }
  401. #endif /* _MWIFIEX_PCIE_H */