ar9003_phy.h 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_PHY_H
  17. #define AR9003_PHY_H
  18. /*
  19. * Channel Register Map
  20. */
  21. #define AR_CHAN_BASE 0x9800
  22. #define AR_PHY_TIMING1 (AR_CHAN_BASE + 0x0)
  23. #define AR_PHY_TIMING2 (AR_CHAN_BASE + 0x4)
  24. #define AR_PHY_TIMING3 (AR_CHAN_BASE + 0x8)
  25. #define AR_PHY_TIMING4 (AR_CHAN_BASE + 0xc)
  26. #define AR_PHY_TIMING5 (AR_CHAN_BASE + 0x10)
  27. #define AR_PHY_TIMING6 (AR_CHAN_BASE + 0x14)
  28. #define AR_PHY_TIMING11 (AR_CHAN_BASE + 0x18)
  29. #define AR_PHY_SPUR_REG (AR_CHAN_BASE + 0x1c)
  30. #define AR_PHY_RX_IQCAL_CORR_B0 (AR_CHAN_BASE + 0xdc)
  31. #define AR_PHY_TX_IQCAL_CONTROL_3 (AR_CHAN_BASE + 0xb0)
  32. #define AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT 16
  33. #define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000
  34. #define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20
  35. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF
  36. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
  37. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC 0x40000000
  38. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC_S 30
  39. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR 0x80000000
  40. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR_S 31
  41. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT 0x4000000
  42. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT_S 26
  43. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000 /* bins move with freq offset */
  44. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM_S 17
  45. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x000000FF
  46. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 0
  47. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI 0x00000100
  48. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI_S 8
  49. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL 0x03FC0000
  50. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 18
  51. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN 0x20000000
  52. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN_S 29
  53. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN 0x80000000
  54. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN_S 31
  55. #define AR_PHY_FIND_SIG_LOW (AR_CHAN_BASE + 0x20)
  56. #define AR_PHY_SFCORR (AR_CHAN_BASE + 0x24)
  57. #define AR_PHY_SFCORR_LOW (AR_CHAN_BASE + 0x28)
  58. #define AR_PHY_SFCORR_EXT (AR_CHAN_BASE + 0x2c)
  59. #define AR_PHY_EXT_CCA (AR_CHAN_BASE + 0x30)
  60. #define AR_PHY_RADAR_0 (AR_CHAN_BASE + 0x34)
  61. #define AR_PHY_RADAR_1 (AR_CHAN_BASE + 0x38)
  62. #define AR_PHY_RADAR_EXT (AR_CHAN_BASE + 0x3c)
  63. #define AR_PHY_MULTICHAIN_CTRL (AR_CHAN_BASE + 0x80)
  64. #define AR_PHY_PERCHAIN_CSD (AR_CHAN_BASE + 0x84)
  65. #define AR_PHY_TX_PHASE_RAMP_0 (AR_CHAN_BASE + 0xd0)
  66. #define AR_PHY_ADC_GAIN_DC_CORR_0 (AR_CHAN_BASE + 0xd4)
  67. #define AR_PHY_IQ_ADC_MEAS_0_B0 (AR_CHAN_BASE + 0xc0)
  68. #define AR_PHY_IQ_ADC_MEAS_1_B0 (AR_CHAN_BASE + 0xc4)
  69. #define AR_PHY_IQ_ADC_MEAS_2_B0 (AR_CHAN_BASE + 0xc8)
  70. #define AR_PHY_IQ_ADC_MEAS_3_B0 (AR_CHAN_BASE + 0xcc)
  71. /* The following registers changed position from AR9300 1.0 to AR9300 2.0 */
  72. #define AR_PHY_TX_PHASE_RAMP_0_9300_10 (AR_CHAN_BASE + 0xd0 - 0x10)
  73. #define AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 (AR_CHAN_BASE + 0xd4 - 0x10)
  74. #define AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 (AR_CHAN_BASE + 0xc0 + 0x8)
  75. #define AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 (AR_CHAN_BASE + 0xc4 + 0x8)
  76. #define AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 (AR_CHAN_BASE + 0xc8 + 0x8)
  77. #define AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 (AR_CHAN_BASE + 0xcc + 0x8)
  78. #define AR_PHY_TX_CRC (AR_CHAN_BASE + 0xa0)
  79. #define AR_PHY_TST_DAC_CONST (AR_CHAN_BASE + 0xa4)
  80. #define AR_PHY_SPUR_REPORT_0 (AR_CHAN_BASE + 0xa8)
  81. #define AR_PHY_CHAN_INFO_TAB_0 (AR_CHAN_BASE + 0x300)
  82. /*
  83. * Channel Field Definitions
  84. */
  85. #define AR_PHY_TIMING2_USE_FORCE_PPM 0x00001000
  86. #define AR_PHY_TIMING2_FORCE_PPM_VAL 0x00000fff
  87. #define AR_PHY_TIMING3_DSC_MAN 0xFFFE0000
  88. #define AR_PHY_TIMING3_DSC_MAN_S 17
  89. #define AR_PHY_TIMING3_DSC_EXP 0x0001E000
  90. #define AR_PHY_TIMING3_DSC_EXP_S 13
  91. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX 0xF000
  92. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX_S 12
  93. #define AR_PHY_TIMING4_DO_CAL 0x10000
  94. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK 0x10000000
  95. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK_S 28
  96. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK 0x20000000
  97. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK_S 29
  98. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER 0x40000000
  99. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER_S 30
  100. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI 0x80000000
  101. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI_S 31
  102. #define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
  103. #define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
  104. #define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001
  105. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00
  106. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8
  107. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000
  108. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14
  109. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000
  110. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21
  111. #define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F
  112. #define AR_PHY_SFCORR_M2COUNT_THR_S 0
  113. #define AR_PHY_SFCORR_M1_THRESH 0x00FE0000
  114. #define AR_PHY_SFCORR_M1_THRESH_S 17
  115. #define AR_PHY_SFCORR_M2_THRESH 0x7F000000
  116. #define AR_PHY_SFCORR_M2_THRESH_S 24
  117. #define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F
  118. #define AR_PHY_SFCORR_EXT_M1_THRESH_S 0
  119. #define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80
  120. #define AR_PHY_SFCORR_EXT_M2_THRESH_S 7
  121. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000
  122. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
  123. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000
  124. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
  125. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD 0x10000000
  126. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD_S 28
  127. #define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28
  128. #define AR_PHY_EXT_CCA_THRESH62 0x007F0000
  129. #define AR_PHY_EXT_CCA_THRESH62_S 16
  130. #define AR_PHY_EXTCHN_PWRTHR1_ANT_DIV_ALT_ANT_MINGAINIDX 0x0000FF00
  131. #define AR_PHY_EXTCHN_PWRTHR1_ANT_DIV_ALT_ANT_MINGAINIDX_S 8
  132. #define AR_PHY_EXT_MINCCA_PWR 0x01FF0000
  133. #define AR_PHY_EXT_MINCCA_PWR_S 16
  134. #define AR_PHY_EXT_CYCPWR_THR1 0x0000FE00L
  135. #define AR_PHY_EXT_CYCPWR_THR1_S 9
  136. #define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE
  137. #define AR_PHY_TIMING5_CYCPWR_THR1_S 1
  138. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE 0x00000001
  139. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE_S 0
  140. #define AR_PHY_TIMING5_CYCPWR_THR1A 0x007F0000
  141. #define AR_PHY_TIMING5_CYCPWR_THR1A_S 16
  142. #define AR_PHY_TIMING5_RSSI_THR1A (0x7F << 16)
  143. #define AR_PHY_TIMING5_RSSI_THR1A_S 16
  144. #define AR_PHY_TIMING5_RSSI_THR1A_ENA (0x1 << 15)
  145. #define AR_PHY_RADAR_0_ENA 0x00000001
  146. #define AR_PHY_RADAR_0_FFT_ENA 0x80000000
  147. #define AR_PHY_RADAR_0_INBAND 0x0000003e
  148. #define AR_PHY_RADAR_0_INBAND_S 1
  149. #define AR_PHY_RADAR_0_PRSSI 0x00000FC0
  150. #define AR_PHY_RADAR_0_PRSSI_S 6
  151. #define AR_PHY_RADAR_0_HEIGHT 0x0003F000
  152. #define AR_PHY_RADAR_0_HEIGHT_S 12
  153. #define AR_PHY_RADAR_0_RRSSI 0x00FC0000
  154. #define AR_PHY_RADAR_0_RRSSI_S 18
  155. #define AR_PHY_RADAR_0_FIRPWR 0x7F000000
  156. #define AR_PHY_RADAR_0_FIRPWR_S 24
  157. #define AR_PHY_RADAR_1_RELPWR_ENA 0x00800000
  158. #define AR_PHY_RADAR_1_USE_FIR128 0x00400000
  159. #define AR_PHY_RADAR_1_RELPWR_THRESH 0x003F0000
  160. #define AR_PHY_RADAR_1_RELPWR_THRESH_S 16
  161. #define AR_PHY_RADAR_1_BLOCK_CHECK 0x00008000
  162. #define AR_PHY_RADAR_1_MAX_RRSSI 0x00004000
  163. #define AR_PHY_RADAR_1_RELSTEP_CHECK 0x00002000
  164. #define AR_PHY_RADAR_1_RELSTEP_THRESH 0x00001F00
  165. #define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8
  166. #define AR_PHY_RADAR_1_MAXLEN 0x000000FF
  167. #define AR_PHY_RADAR_1_MAXLEN_S 0
  168. #define AR_PHY_RADAR_EXT_ENA 0x00004000
  169. #define AR_PHY_RADAR_DC_PWR_THRESH 0x007f8000
  170. #define AR_PHY_RADAR_DC_PWR_THRESH_S 15
  171. #define AR_PHY_RADAR_LB_DC_CAP 0x7f800000
  172. #define AR_PHY_RADAR_LB_DC_CAP_S 23
  173. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW (0x3f << 6)
  174. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW_S 6
  175. #define AR_PHY_FIND_SIG_LOW_FIRPWR (0x7f << 12)
  176. #define AR_PHY_FIND_SIG_LOW_FIRPWR_S 12
  177. #define AR_PHY_FIND_SIG_LOW_FIRPWR_SIGN_BIT 19
  178. #define AR_PHY_FIND_SIG_LOW_RELSTEP 0x1f
  179. #define AR_PHY_FIND_SIG_LOW_RELSTEP_S 0
  180. #define AR_PHY_FIND_SIG_LOW_RELSTEP_SIGN_BIT 5
  181. #define AR_PHY_CHAN_INFO_TAB_S2_READ 0x00000008
  182. #define AR_PHY_CHAN_INFO_TAB_S2_READ_S 3
  183. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF 0x0000007F
  184. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF_S 0
  185. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF 0x00003F80
  186. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF_S 7
  187. #define AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE 0x00004000
  188. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF 0x003f8000
  189. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF_S 15
  190. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF 0x1fc00000
  191. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF_S 22
  192. /*
  193. * MRC Register Map
  194. */
  195. #define AR_MRC_BASE 0x9c00
  196. #define AR_PHY_TIMING_3A (AR_MRC_BASE + 0x0)
  197. #define AR_PHY_LDPC_CNTL1 (AR_MRC_BASE + 0x4)
  198. #define AR_PHY_LDPC_CNTL2 (AR_MRC_BASE + 0x8)
  199. #define AR_PHY_PILOT_SPUR_MASK (AR_MRC_BASE + 0xc)
  200. #define AR_PHY_CHAN_SPUR_MASK (AR_MRC_BASE + 0x10)
  201. #define AR_PHY_SGI_DELTA (AR_MRC_BASE + 0x14)
  202. #define AR_PHY_ML_CNTL_1 (AR_MRC_BASE + 0x18)
  203. #define AR_PHY_ML_CNTL_2 (AR_MRC_BASE + 0x1c)
  204. #define AR_PHY_TST_ADC (AR_MRC_BASE + 0x20)
  205. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A 0x00000FE0
  206. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A_S 5
  207. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A 0x1F
  208. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A_S 0
  209. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B 0x00FE0000
  210. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B_S 17
  211. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B 0x0001F000
  212. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B_S 12
  213. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A 0x00000FE0
  214. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A_S 5
  215. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A 0x1F
  216. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A_S 0
  217. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B 0x00FE0000
  218. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B_S 17
  219. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B 0x0001F000
  220. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B_S 12
  221. /*
  222. * MRC Feild Definitions
  223. */
  224. #define AR_PHY_SGI_DSC_MAN 0x0007FFF0
  225. #define AR_PHY_SGI_DSC_MAN_S 4
  226. #define AR_PHY_SGI_DSC_EXP 0x0000000F
  227. #define AR_PHY_SGI_DSC_EXP_S 0
  228. /*
  229. * BBB Register Map
  230. */
  231. #define AR_BBB_BASE 0x9d00
  232. /*
  233. * AGC Register Map
  234. */
  235. #define AR_AGC_BASE 0x9e00
  236. #define AR_PHY_SETTLING (AR_AGC_BASE + 0x0)
  237. #define AR_PHY_FORCEMAX_GAINS_0 (AR_AGC_BASE + 0x4)
  238. #define AR_PHY_GAINS_MINOFF0 (AR_AGC_BASE + 0x8)
  239. #define AR_PHY_DESIRED_SZ (AR_AGC_BASE + 0xc)
  240. #define AR_PHY_FIND_SIG (AR_AGC_BASE + 0x10)
  241. #define AR_PHY_AGC (AR_AGC_BASE + 0x14)
  242. #define AR_PHY_EXT_ATTEN_CTL_0 (AR_AGC_BASE + 0x18)
  243. #define AR_PHY_CCA_0 (AR_AGC_BASE + 0x1c)
  244. #define AR_PHY_CCA_CTRL_0 (AR_AGC_BASE + 0x20)
  245. #define AR_PHY_RESTART (AR_AGC_BASE + 0x24)
  246. /*
  247. * Antenna Diversity settings
  248. */
  249. #define AR_PHY_MC_GAIN_CTRL (AR_AGC_BASE + 0x28)
  250. #define AR_ANT_DIV_CTRL_ALL 0x7e000000
  251. #define AR_ANT_DIV_CTRL_ALL_S 25
  252. #define AR_ANT_DIV_ENABLE 0x1000000
  253. #define AR_ANT_DIV_ENABLE_S 24
  254. #define AR_PHY_ANT_FAST_DIV_BIAS 0x00007e00
  255. #define AR_PHY_ANT_FAST_DIV_BIAS_S 9
  256. #define AR_PHY_ANT_SW_RX_PROT 0x00800000
  257. #define AR_PHY_ANT_SW_RX_PROT_S 23
  258. #define AR_PHY_ANT_DIV_LNADIV 0x01000000
  259. #define AR_PHY_ANT_DIV_LNADIV_S 24
  260. #define AR_PHY_ANT_DIV_ALT_LNACONF 0x06000000
  261. #define AR_PHY_ANT_DIV_ALT_LNACONF_S 25
  262. #define AR_PHY_ANT_DIV_MAIN_LNACONF 0x18000000
  263. #define AR_PHY_ANT_DIV_MAIN_LNACONF_S 27
  264. #define AR_PHY_ANT_DIV_ALT_GAINTB 0x20000000
  265. #define AR_PHY_ANT_DIV_ALT_GAINTB_S 29
  266. #define AR_PHY_ANT_DIV_MAIN_GAINTB 0x40000000
  267. #define AR_PHY_ANT_DIV_MAIN_GAINTB_S 30
  268. #define AR_PHY_EXTCHN_PWRTHR1 (AR_AGC_BASE + 0x2c)
  269. #define AR_PHY_EXT_CHN_WIN (AR_AGC_BASE + 0x30)
  270. #define AR_PHY_20_40_DET_THR (AR_AGC_BASE + 0x34)
  271. #define AR_PHY_RIFS_SRCH (AR_AGC_BASE + 0x38)
  272. #define AR_PHY_PEAK_DET_CTRL_1 (AR_AGC_BASE + 0x3c)
  273. #define AR_PHY_PEAK_DET_CTRL_2 (AR_AGC_BASE + 0x40)
  274. #define AR_PHY_RX_GAIN_BOUNDS_1 (AR_AGC_BASE + 0x44)
  275. #define AR_PHY_RX_GAIN_BOUNDS_2 (AR_AGC_BASE + 0x48)
  276. #define AR_PHY_RSSI_0 (AR_AGC_BASE + 0x180)
  277. #define AR_PHY_SPUR_CCK_REP0 (AR_AGC_BASE + 0x184)
  278. #define AR_PHY_CCK_DETECT (AR_AGC_BASE + 0x1c0)
  279. #define AR_FAST_DIV_ENABLE 0x2000
  280. #define AR_FAST_DIV_ENABLE_S 13
  281. #define AR_PHY_DAG_CTRLCCK (AR_AGC_BASE + 0x1c4)
  282. #define AR_PHY_IQCORR_CTRL_CCK (AR_AGC_BASE + 0x1c8)
  283. #define AR_PHY_CCK_SPUR_MIT (AR_AGC_BASE + 0x1cc)
  284. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR 0x000001fe
  285. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR_S 1
  286. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE 0x60000000
  287. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE_S 29
  288. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT 0x00000001
  289. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT_S 0
  290. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ 0x1ffffe00
  291. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ_S 9
  292. #define AR_PHY_MRC_CCK_CTRL (AR_AGC_BASE + 0x1d0)
  293. #define AR_PHY_MRC_CCK_ENABLE 0x00000001
  294. #define AR_PHY_MRC_CCK_ENABLE_S 0
  295. #define AR_PHY_MRC_CCK_MUX_REG 0x00000002
  296. #define AR_PHY_MRC_CCK_MUX_REG_S 1
  297. #define AR_PHY_RX_OCGAIN (AR_AGC_BASE + 0x200)
  298. #define AR_PHY_CCA_NOM_VAL_9300_2GHZ -110
  299. #define AR_PHY_CCA_NOM_VAL_9300_5GHZ -115
  300. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ -125
  301. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ -125
  302. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ -60
  303. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ -60
  304. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ -95
  305. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ -100
  306. #define AR_PHY_CCA_NOM_VAL_9462_2GHZ -127
  307. #define AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ -127
  308. #define AR_PHY_CCA_MAX_GOOD_VAL_9462_2GHZ -60
  309. #define AR_PHY_CCA_NOM_VAL_9462_5GHZ -127
  310. #define AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ -127
  311. #define AR_PHY_CCA_MAX_GOOD_VAL_9462_5GHZ -60
  312. #define AR_PHY_CCA_NOM_VAL_9330_2GHZ -118
  313. #define AR9300_EXT_LNA_CTL_GPIO_AR9485 9
  314. /*
  315. * AGC Field Definitions
  316. */
  317. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN 0x00FC0000
  318. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN_S 18
  319. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN 0x00003C00
  320. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN_S 10
  321. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN 0x0000001F
  322. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN_S 0
  323. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN 0x003E0000
  324. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN_S 17
  325. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN 0x0001F000
  326. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN_S 12
  327. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB 0x00000FC0
  328. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB_S 6
  329. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB 0x0000003F
  330. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB_S 0
  331. #define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F000
  332. #define AR_PHY_RXGAIN_TXRX_ATTEN_S 12
  333. #define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C0000
  334. #define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18
  335. #define AR9280_PHY_RXGAIN_TXRX_ATTEN 0x00003F80
  336. #define AR9280_PHY_RXGAIN_TXRX_ATTEN_S 7
  337. #define AR9280_PHY_RXGAIN_TXRX_MARGIN 0x001FC000
  338. #define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14
  339. #define AR_PHY_SETTLING_SWITCH 0x00003F80
  340. #define AR_PHY_SETTLING_SWITCH_S 7
  341. #define AR_PHY_DESIRED_SZ_ADC 0x000000FF
  342. #define AR_PHY_DESIRED_SZ_ADC_S 0
  343. #define AR_PHY_DESIRED_SZ_PGA 0x0000FF00
  344. #define AR_PHY_DESIRED_SZ_PGA_S 8
  345. #define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF00000
  346. #define AR_PHY_DESIRED_SZ_TOT_DES_S 20
  347. #define AR_PHY_MINCCA_PWR 0x1FF00000
  348. #define AR_PHY_MINCCA_PWR_S 20
  349. #define AR_PHY_CCA_THRESH62 0x0007F000
  350. #define AR_PHY_CCA_THRESH62_S 12
  351. #define AR9280_PHY_MINCCA_PWR 0x1FF00000
  352. #define AR9280_PHY_MINCCA_PWR_S 20
  353. #define AR9280_PHY_CCA_THRESH62 0x000FF000
  354. #define AR9280_PHY_CCA_THRESH62_S 12
  355. #define AR_PHY_EXT_CCA0_THRESH62 0x000000FF
  356. #define AR_PHY_EXT_CCA0_THRESH62_S 0
  357. #define AR_PHY_EXT_CCA0_THRESH62_1 0x000001FF
  358. #define AR_PHY_EXT_CCA0_THRESH62_1_S 0
  359. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F
  360. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0
  361. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001FC0
  362. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6
  363. #define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000
  364. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200
  365. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR_S 9
  366. #define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00
  367. #define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10
  368. #define AR_PHY_RIFS_INIT_DELAY 0x3ff0000
  369. #define AR_PHY_AGC_QUICK_DROP 0x03c00000
  370. #define AR_PHY_AGC_QUICK_DROP_S 22
  371. #define AR_PHY_AGC_COARSE_LOW 0x00007F80
  372. #define AR_PHY_AGC_COARSE_LOW_S 7
  373. #define AR_PHY_AGC_COARSE_HIGH 0x003F8000
  374. #define AR_PHY_AGC_COARSE_HIGH_S 15
  375. #define AR_PHY_AGC_COARSE_PWR_CONST 0x0000007F
  376. #define AR_PHY_AGC_COARSE_PWR_CONST_S 0
  377. #define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000
  378. #define AR_PHY_FIND_SIG_FIRSTEP_S 12
  379. #define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000
  380. #define AR_PHY_FIND_SIG_FIRPWR_S 18
  381. #define AR_PHY_FIND_SIG_FIRPWR_SIGN_BIT 25
  382. #define AR_PHY_FIND_SIG_RELPWR (0x1f << 6)
  383. #define AR_PHY_FIND_SIG_RELPWR_S 6
  384. #define AR_PHY_FIND_SIG_RELPWR_SIGN_BIT 11
  385. #define AR_PHY_FIND_SIG_RELSTEP 0x1f
  386. #define AR_PHY_FIND_SIG_RELSTEP_S 0
  387. #define AR_PHY_FIND_SIG_RELSTEP_SIGN_BIT 5
  388. #define AR_PHY_RESTART_ENABLE_DIV_M2FLAG 0x00200000
  389. #define AR_PHY_RESTART_ENABLE_DIV_M2FLAG_S 21
  390. #define AR_PHY_RESTART_DIV_GC 0x001C0000
  391. #define AR_PHY_RESTART_DIV_GC_S 18
  392. #define AR_PHY_RESTART_ENA 0x01
  393. #define AR_PHY_DC_RESTART_DIS 0x40000000
  394. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON 0xFF000000
  395. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON_S 24
  396. #define AR_PHY_TPC_OLPC_GAIN_DELTA 0x00FF0000
  397. #define AR_PHY_TPC_OLPC_GAIN_DELTA_S 16
  398. #define AR_PHY_TPC_6_ERROR_EST_MODE 0x03000000
  399. #define AR_PHY_TPC_6_ERROR_EST_MODE_S 24
  400. /*
  401. * SM Register Map
  402. */
  403. #define AR_SM_BASE 0xa200
  404. #define AR_PHY_D2_CHIP_ID (AR_SM_BASE + 0x0)
  405. #define AR_PHY_GEN_CTRL (AR_SM_BASE + 0x4)
  406. #define AR_PHY_MODE (AR_SM_BASE + 0x8)
  407. #define AR_PHY_ACTIVE (AR_SM_BASE + 0xc)
  408. #define AR_PHY_SPUR_MASK_A (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x18 : 0x20))
  409. #define AR_PHY_SPUR_MASK_B (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x1c : 0x24))
  410. #define AR_PHY_SPECTRAL_SCAN (AR_SM_BASE + 0x28)
  411. #define AR_PHY_RADAR_BW_FILTER (AR_SM_BASE + 0x2c)
  412. #define AR_PHY_SEARCH_START_DELAY (AR_SM_BASE + 0x30)
  413. #define AR_PHY_MAX_RX_LEN (AR_SM_BASE + 0x34)
  414. #define AR_PHY_FRAME_CTL (AR_SM_BASE + 0x38)
  415. #define AR_PHY_RFBUS_REQ (AR_SM_BASE + 0x3c)
  416. #define AR_PHY_RFBUS_GRANT (AR_SM_BASE + 0x40)
  417. #define AR_PHY_RIFS (AR_SM_BASE + 0x44)
  418. #define AR_PHY_RX_CLR_DELAY (AR_SM_BASE + 0x50)
  419. #define AR_PHY_RX_DELAY (AR_SM_BASE + 0x54)
  420. #define AR_PHY_XPA_TIMING_CTL (AR_SM_BASE + 0x64)
  421. #define AR_PHY_MISC_PA_CTL (AR_SM_BASE + 0x80)
  422. #define AR_PHY_SWITCH_CHAIN_0 (AR_SM_BASE + 0x84)
  423. #define AR_PHY_SWITCH_COM (AR_SM_BASE + 0x88)
  424. #define AR_PHY_SWITCH_COM_2 (AR_SM_BASE + 0x8c)
  425. #define AR_PHY_RX_CHAINMASK (AR_SM_BASE + 0xa0)
  426. #define AR_PHY_CAL_CHAINMASK (AR_SM_BASE + 0xc0)
  427. #define AR_PHY_CALMODE (AR_SM_BASE + 0xc8)
  428. #define AR_PHY_FCAL_1 (AR_SM_BASE + 0xcc)
  429. #define AR_PHY_FCAL_2_0 (AR_SM_BASE + 0xd0)
  430. #define AR_PHY_DFT_TONE_CTL_0 (AR_SM_BASE + 0xd4)
  431. #define AR_PHY_CL_CAL_CTL (AR_SM_BASE + 0xd8)
  432. #define AR_PHY_CL_TAB_0 (AR_SM_BASE + 0x100)
  433. #define AR_PHY_SYNTH_CONTROL (AR_SM_BASE + 0x140)
  434. #define AR_PHY_ADDAC_CLK_SEL (AR_SM_BASE + 0x144)
  435. #define AR_PHY_PLL_CTL (AR_SM_BASE + 0x148)
  436. #define AR_PHY_ANALOG_SWAP (AR_SM_BASE + 0x14c)
  437. #define AR_PHY_ADDAC_PARA_CTL (AR_SM_BASE + 0x150)
  438. #define AR_PHY_XPA_CFG (AR_SM_BASE + 0x158)
  439. #define AR_PHY_FLC_PWR_THRESH 7
  440. #define AR_PHY_FLC_PWR_THRESH_S 0
  441. #define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW 3
  442. #define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW_S 0
  443. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A 0x0001FC00
  444. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A_S 10
  445. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A 0x3FF
  446. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A_S 0
  447. #define AR_PHY_TEST (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x15c : 0x160))
  448. #define AR_PHY_TEST_BBB_OBS_SEL 0x780000
  449. #define AR_PHY_TEST_BBB_OBS_SEL_S 19
  450. #define AR_PHY_TEST_RX_OBS_SEL_BIT5_S 23
  451. #define AR_PHY_TEST_RX_OBS_SEL_BIT5 (1 << AR_PHY_TEST_RX_OBS_SEL_BIT5_S)
  452. #define AR_PHY_TEST_CHAIN_SEL 0xC0000000
  453. #define AR_PHY_TEST_CHAIN_SEL_S 30
  454. #define AR_PHY_TEST_CTL_STATUS (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x160 : 0x164))
  455. #define AR_PHY_TEST_CTL_TSTDAC_EN 0x1
  456. #define AR_PHY_TEST_CTL_TSTDAC_EN_S 0
  457. #define AR_PHY_TEST_CTL_TX_OBS_SEL 0x1C
  458. #define AR_PHY_TEST_CTL_TX_OBS_SEL_S 2
  459. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL 0x60
  460. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL_S 5
  461. #define AR_PHY_TEST_CTL_TSTADC_EN 0x100
  462. #define AR_PHY_TEST_CTL_TSTADC_EN_S 8
  463. #define AR_PHY_TEST_CTL_RX_OBS_SEL 0x3C00
  464. #define AR_PHY_TEST_CTL_RX_OBS_SEL_S 10
  465. #define AR_PHY_TEST_CTL_DEBUGPORT_SEL 0xe0000000
  466. #define AR_PHY_TEST_CTL_DEBUGPORT_SEL_S 29
  467. #define AR_PHY_TSTDAC (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x164 : 0x168))
  468. #define AR_PHY_CHAN_STATUS (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x168 : 0x16c))
  469. #define AR_PHY_CHAN_INFO_MEMORY (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x16c : 0x170))
  470. #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ 0x00000008
  471. #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ_S 3
  472. #define AR_PHY_CHNINFO_NOISEPWR (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x170 : 0x174))
  473. #define AR_PHY_CHNINFO_GAINDIFF (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x174 : 0x178))
  474. #define AR_PHY_CHNINFO_FINETIM (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x178 : 0x17c))
  475. #define AR_PHY_CHAN_INFO_GAIN_0 (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x17c : 0x180))
  476. #define AR_PHY_SCRAMBLER_SEED (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x184 : 0x190))
  477. #define AR_PHY_CCK_TX_CTRL (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x188 : 0x194))
  478. #define AR_PHY_HEAVYCLIP_CTL (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x198 : 0x1a4))
  479. #define AR_PHY_HEAVYCLIP_20 (AR_SM_BASE + 0x1a8)
  480. #define AR_PHY_HEAVYCLIP_40 (AR_SM_BASE + 0x1ac)
  481. #define AR_PHY_HEAVYCLIP_1 (AR_SM_BASE + 0x19c)
  482. #define AR_PHY_HEAVYCLIP_2 (AR_SM_BASE + 0x1a0)
  483. #define AR_PHY_HEAVYCLIP_3 (AR_SM_BASE + 0x1a4)
  484. #define AR_PHY_HEAVYCLIP_4 (AR_SM_BASE + 0x1a8)
  485. #define AR_PHY_HEAVYCLIP_5 (AR_SM_BASE + 0x1ac)
  486. #define AR_PHY_ILLEGAL_TXRATE (AR_SM_BASE + 0x1b0)
  487. #define AR_PHY_POWER_TX_RATE(_d) (AR_SM_BASE + 0x1c0 + ((_d) << 2))
  488. #define AR_PHY_PWRTX_MAX (AR_SM_BASE + 0x1f0)
  489. #define AR_PHY_POWER_TX_SUB (AR_SM_BASE + 0x1f4)
  490. #define AR_PHY_TPC_1 (AR_SM_BASE + 0x1f8)
  491. #define AR_PHY_TPC_1_FORCED_DAC_GAIN 0x0000003e
  492. #define AR_PHY_TPC_1_FORCED_DAC_GAIN_S 1
  493. #define AR_PHY_TPC_1_FORCE_DAC_GAIN 0x00000001
  494. #define AR_PHY_TPC_1_FORCE_DAC_GAIN_S 0
  495. #define AR_PHY_TPC_4_B0 (AR_SM_BASE + 0x204)
  496. #define AR_PHY_TPC_5_B0 (AR_SM_BASE + 0x208)
  497. #define AR_PHY_TPC_6_B0 (AR_SM_BASE + 0x20c)
  498. #define AR_PHY_TPC_11_B0 (AR_SM_BASE + 0x220)
  499. #define AR_PHY_TPC_11_B1 (AR_SM1_BASE + 0x220)
  500. #define AR_PHY_TPC_11_B2 (AR_SM2_BASE + 0x220)
  501. #define AR_PHY_TPC_11_OLPC_GAIN_DELTA 0x00ff0000
  502. #define AR_PHY_TPC_11_OLPC_GAIN_DELTA_S 16
  503. #define AR_PHY_TPC_12 (AR_SM_BASE + 0x224)
  504. #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5 0x3e000000
  505. #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5_S 25
  506. #define AR_PHY_TPC_18 (AR_SM_BASE + 0x23c)
  507. #define AR_PHY_TPC_18_THERM_CAL_VALUE 0x000000ff
  508. #define AR_PHY_TPC_18_THERM_CAL_VALUE_S 0
  509. #define AR_PHY_TPC_18_VOLT_CAL_VALUE 0x0000ff00
  510. #define AR_PHY_TPC_18_VOLT_CAL_VALUE_S 8
  511. #define AR_PHY_TPC_19 (AR_SM_BASE + 0x240)
  512. #define AR_PHY_TPC_19_ALPHA_VOLT 0x001f0000
  513. #define AR_PHY_TPC_19_ALPHA_VOLT_S 16
  514. #define AR_PHY_TPC_19_ALPHA_THERM 0xff
  515. #define AR_PHY_TPC_19_ALPHA_THERM_S 0
  516. #define AR_PHY_TX_FORCED_GAIN (AR_SM_BASE + 0x258)
  517. #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN 0x00000001
  518. #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN_S 0
  519. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN 0x0000000e
  520. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN_S 1
  521. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN 0x00000030
  522. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN_S 4
  523. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN 0x000003c0
  524. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN_S 6
  525. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA 0x00003c00
  526. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA_S 10
  527. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB 0x0003c000
  528. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB_S 14
  529. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC 0x003c0000
  530. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC_S 18
  531. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND 0x00c00000
  532. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND_S 22
  533. #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL 0x01000000
  534. #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL_S 24
  535. #define AR_PHY_PDADC_TAB_0 (AR_SM_BASE + 0x280)
  536. #define AR_PHY_TXGAIN_TABLE (AR_SM_BASE + 0x300)
  537. #define AR_PHY_TX_IQCAL_CONTROL_0 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  538. 0x3c4 : 0x444))
  539. #define AR_PHY_TX_IQCAL_CONTROL_1 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  540. 0x3c8 : 0x448))
  541. #define AR_PHY_TX_IQCAL_START (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  542. 0x3c4 : 0x440))
  543. #define AR_PHY_TX_IQCAL_STATUS_B0 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  544. 0x3f0 : 0x48c))
  545. #define AR_PHY_TX_IQCAL_CORR_COEFF_B0(_i) (AR_SM_BASE + \
  546. (AR_SREV_9485(ah) ? \
  547. 0x3d0 : 0x450) + ((_i) << 2))
  548. #define AR_PHY_RTT_CTRL (AR_SM_BASE + 0x380)
  549. #define AR_PHY_WATCHDOG_STATUS (AR_SM_BASE + 0x5c0)
  550. #define AR_PHY_WATCHDOG_CTL_1 (AR_SM_BASE + 0x5c4)
  551. #define AR_PHY_WATCHDOG_CTL_2 (AR_SM_BASE + 0x5c8)
  552. #define AR_PHY_WATCHDOG_CTL (AR_SM_BASE + 0x5cc)
  553. #define AR_PHY_ONLY_WARMRESET (AR_SM_BASE + 0x5d0)
  554. #define AR_PHY_ONLY_CTL (AR_SM_BASE + 0x5d4)
  555. #define AR_PHY_ECO_CTRL (AR_SM_BASE + 0x5dc)
  556. #define AR_PHY_BB_THERM_ADC_1 (AR_SM_BASE + 0x248)
  557. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM 0x000000ff
  558. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM_S 0
  559. #define AR_PHY_BB_THERM_ADC_3 (AR_SM_BASE + 0x250)
  560. #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN 0x0001ff00
  561. #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN_S 8
  562. #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET 0x000000ff
  563. #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET_S 0
  564. #define AR_PHY_BB_THERM_ADC_4 (AR_SM_BASE + 0x254)
  565. #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE 0x000000ff
  566. #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE_S 0
  567. #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE 0x0000ff00
  568. #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE_S 8
  569. #define AR_PHY_65NM_CH0_TXRF3 0x16048
  570. #define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G 0x0000001e
  571. #define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G_S 1
  572. #define AR_PHY_65NM_CH0_SYNTH4 0x1608c
  573. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x00000001 : 0x00000002)
  574. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT_S ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0 : 1)
  575. #define AR_PHY_65NM_CH0_SYNTH7 0x16098
  576. #define AR_PHY_65NM_CH0_SYNTH12 0x160ac
  577. #define AR_PHY_65NM_CH0_BIAS1 0x160c0
  578. #define AR_PHY_65NM_CH0_BIAS2 0x160c4
  579. #define AR_PHY_65NM_CH0_BIAS4 0x160cc
  580. #define AR_PHY_65NM_CH0_RXTX2 0x16104
  581. #define AR_PHY_65NM_CH1_RXTX2 0x16504
  582. #define AR_PHY_65NM_CH2_RXTX2 0x16904
  583. #define AR_PHY_65NM_CH0_RXTX4 0x1610c
  584. #define AR_PHY_65NM_CH1_RXTX4 0x1650c
  585. #define AR_PHY_65NM_CH2_RXTX4 0x1690c
  586. #define AR_PHY_65NM_CH0_BB1 0x16140
  587. #define AR_PHY_65NM_CH0_BB2 0x16144
  588. #define AR_PHY_65NM_CH0_BB3 0x16148
  589. #define AR_PHY_65NM_CH1_BB1 0x16540
  590. #define AR_PHY_65NM_CH1_BB2 0x16544
  591. #define AR_PHY_65NM_CH1_BB3 0x16548
  592. #define AR_PHY_65NM_CH2_BB1 0x16940
  593. #define AR_PHY_65NM_CH2_BB2 0x16944
  594. #define AR_PHY_65NM_CH2_BB3 0x16948
  595. #define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3 0x00780000
  596. #define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3_S 19
  597. #define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK 0x00000004
  598. #define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S 2
  599. #define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK 0x00000008
  600. #define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S 3
  601. #define AR_CH0_TOP (AR_SREV_9300(ah) ? 0x16288 : \
  602. (((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x1628c : 0x16280)))
  603. #define AR_CH0_TOP_XPABIASLVL (AR_SREV_9550(ah) ? 0x3c0 : 0x300)
  604. #define AR_CH0_TOP_XPABIASLVL_S (AR_SREV_9550(ah) ? 6 : 8)
  605. #define AR_SWITCH_TABLE_COM_ALL (0xffff)
  606. #define AR_SWITCH_TABLE_COM_ALL_S (0)
  607. #define AR_SWITCH_TABLE_COM_AR9462_ALL (0xffffff)
  608. #define AR_SWITCH_TABLE_COM_AR9462_ALL_S (0)
  609. #define AR_SWITCH_TABLE_COM_AR9550_ALL (0xffffff)
  610. #define AR_SWITCH_TABLE_COM_AR9550_ALL_S (0)
  611. #define AR_SWITCH_TABLE_COM_SPDT (0x00f00000)
  612. #define AR_SWITCH_TABLE_COM_SPDT_ALL (0x0000fff0)
  613. #define AR_SWITCH_TABLE_COM_SPDT_ALL_S (4)
  614. #define AR_SWITCH_TABLE_COM2_ALL (0xffffff)
  615. #define AR_SWITCH_TABLE_COM2_ALL_S (0)
  616. #define AR_SWITCH_TABLE_ALL (0xfff)
  617. #define AR_SWITCH_TABLE_ALL_S (0)
  618. #define AR_CH0_THERM (AR_SREV_9300(ah) ? 0x16290 :\
  619. ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16294 : 0x1628c))
  620. #define AR_CH0_THERM_XPABIASLVL_MSB 0x3
  621. #define AR_CH0_THERM_XPABIASLVL_MSB_S 0
  622. #define AR_CH0_THERM_XPASHORT2GND 0x4
  623. #define AR_CH0_THERM_XPASHORT2GND_S 2
  624. #define AR_CH0_THERM_LOCAL 0x80000000
  625. #define AR_CH0_THERM_START 0x20000000
  626. #define AR_CH0_THERM_SAR_ADC_OUT 0x0000ff00
  627. #define AR_CH0_THERM_SAR_ADC_OUT_S 8
  628. #define AR_CH0_TOP2 (AR_SREV_9300(ah) ? 0x1628c : \
  629. (AR_SREV_9462(ah) ? 0x16290 : 0x16284))
  630. #define AR_CH0_TOP2_XPABIASLVL (AR_SREV_9561(ah) ? 0x1e00 : 0xf000)
  631. #define AR_CH0_TOP2_XPABIASLVL_S 12
  632. #define AR_CH0_XTAL (AR_SREV_9300(ah) ? 0x16294 : \
  633. ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16298 : \
  634. (AR_SREV_9561(ah) ? 0x162c0 : 0x16290)))
  635. #define AR_CH0_XTAL_CAPINDAC 0x7f000000
  636. #define AR_CH0_XTAL_CAPINDAC_S 24
  637. #define AR_CH0_XTAL_CAPOUTDAC 0x00fe0000
  638. #define AR_CH0_XTAL_CAPOUTDAC_S 17
  639. #define AR_PHY_PMU1 ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16340 : \
  640. (AR_SREV_9561(ah) ? 0x16cc0 : 0x16c40))
  641. #define AR_PHY_PMU1_PWD 0x1
  642. #define AR_PHY_PMU1_PWD_S 0
  643. #define AR_PHY_PMU2 ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16344 : \
  644. (AR_SREV_9561(ah) ? 0x16cc4 : 0x16c44))
  645. #define AR_PHY_PMU2_PGM 0x00200000
  646. #define AR_PHY_PMU2_PGM_S 21
  647. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT 0x00380000
  648. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT_S 19
  649. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT 0x00c00000
  650. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT_S 22
  651. #define AR_PHY_LNAGAIN_LONG_SHIFT 0xe0000000
  652. #define AR_PHY_LNAGAIN_LONG_SHIFT_S 29
  653. #define AR_PHY_MXRGAIN_LONG_SHIFT 0x03000000
  654. #define AR_PHY_MXRGAIN_LONG_SHIFT_S 24
  655. #define AR_PHY_VGAGAIN_LONG_SHIFT 0x1c000000
  656. #define AR_PHY_VGAGAIN_LONG_SHIFT_S 26
  657. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT 0x00000001
  658. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT_S 0
  659. #define AR_PHY_MANRXGAIN_LONG_SHIFT 0x00000002
  660. #define AR_PHY_MANRXGAIN_LONG_SHIFT_S 1
  661. /*
  662. * SM Field Definitions
  663. */
  664. #define AR_PHY_CL_CAL_ENABLE 0x00000002
  665. #define AR_PHY_PARALLEL_CAL_ENABLE 0x00000001
  666. #define AR_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000
  667. #define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22
  668. #define AR_PHY_ADDAC_PARACTL_OFF_PWDADC 0x00008000
  669. #define AR_PHY_FCAL20_CAP_STATUS_0 0x01f00000
  670. #define AR_PHY_FCAL20_CAP_STATUS_0_S 20
  671. #define AR_PHY_RFBUS_REQ_EN 0x00000001 /* request for RF bus */
  672. #define AR_PHY_RFBUS_GRANT_EN 0x00000001 /* RF bus granted */
  673. #define AR_PHY_GC_TURBO_MODE 0x00000001 /* set turbo mode bits */
  674. #define AR_PHY_GC_TURBO_SHORT 0x00000002 /* set short symbols to turbo mode setting */
  675. #define AR_PHY_GC_DYN2040_EN 0x00000004 /* enable dyn 20/40 mode */
  676. #define AR_PHY_GC_DYN2040_PRI_ONLY 0x00000008 /* dyn 20/40 - primary only */
  677. #define AR_PHY_GC_DYN2040_PRI_CH 0x00000010 /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/
  678. #define AR_PHY_GC_DYN2040_PRI_CH_S 4
  679. #define AR_PHY_GC_DYN2040_EXT_CH 0x00000020 /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */
  680. #define AR_PHY_GC_HT_EN 0x00000040 /* ht enable */
  681. #define AR_PHY_GC_SHORT_GI_40 0x00000080 /* allow short GI for HT 40 */
  682. #define AR_PHY_GC_WALSH 0x00000100 /* walsh spatial spreading for 2 chains,2 streams TX */
  683. #define AR_PHY_GC_SINGLE_HT_LTF1 0x00000200 /* single length (4us) 1st HT long training symbol */
  684. #define AR_PHY_GC_GF_DETECT_EN 0x00000400 /* enable Green Field detection. Only affects rx, not tx */
  685. #define AR_PHY_GC_ENABLE_DAC_FIFO 0x00000800 /* fifo between bb and dac */
  686. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */
  687. #define AR_PHY_CALMODE_IQ 0x00000000
  688. #define AR_PHY_CALMODE_ADC_GAIN 0x00000001
  689. #define AR_PHY_CALMODE_ADC_DC_PER 0x00000002
  690. #define AR_PHY_CALMODE_ADC_DC_INIT 0x00000003
  691. #define AR_PHY_SWAP_ALT_CHAIN 0x00000040
  692. #define AR_PHY_MODE_OFDM 0x00000000
  693. #define AR_PHY_MODE_CCK 0x00000001
  694. #define AR_PHY_MODE_DYNAMIC 0x00000004
  695. #define AR_PHY_MODE_DYNAMIC_S 2
  696. #define AR_PHY_MODE_HALF 0x00000020
  697. #define AR_PHY_MODE_QUARTER 0x00000040
  698. #define AR_PHY_MAC_CLK_MODE 0x00000080
  699. #define AR_PHY_MODE_DYN_CCK_DISABLE 0x00000100
  700. #define AR_PHY_MODE_SVD_HALF 0x00000200
  701. #define AR_PHY_ACTIVE_EN 0x00000001
  702. #define AR_PHY_ACTIVE_DIS 0x00000000
  703. #define AR_PHY_FORCE_XPA_CFG 0x000000001
  704. #define AR_PHY_FORCE_XPA_CFG_S 0
  705. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF 0xFF000000
  706. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF_S 24
  707. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF 0x00FF0000
  708. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF_S 16
  709. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON 0x0000FF00
  710. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON_S 8
  711. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON 0x000000FF
  712. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON_S 0
  713. #define AR_PHY_TX_END_TO_A2_RX_ON 0x00FF0000
  714. #define AR_PHY_TX_END_TO_A2_RX_ON_S 16
  715. #define AR_PHY_TX_END_DATA_START 0x000000FF
  716. #define AR_PHY_TX_END_DATA_START_S 0
  717. #define AR_PHY_TX_END_PA_ON 0x0000FF00
  718. #define AR_PHY_TX_END_PA_ON_S 8
  719. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F
  720. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0
  721. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F0
  722. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4
  723. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC00
  724. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10
  725. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F0000
  726. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16
  727. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC00000
  728. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22
  729. #define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000
  730. #define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14
  731. #define AR_PHY_TPCRG1_PD_GAIN_1 0x00030000
  732. #define AR_PHY_TPCRG1_PD_GAIN_1_S 16
  733. #define AR_PHY_TPCRG1_PD_GAIN_2 0x000C0000
  734. #define AR_PHY_TPCRG1_PD_GAIN_2_S 18
  735. #define AR_PHY_TPCRG1_PD_GAIN_3 0x00300000
  736. #define AR_PHY_TPCRG1_PD_GAIN_3_S 20
  737. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN 0x0000003e
  738. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN_S 1
  739. #define AR_PHY_TPCGR1_FORCE_DAC_GAIN 0x00000001
  740. #define AR_PHY_TXGAIN_FORCE 0x00000001
  741. #define AR_PHY_TXGAIN_FORCE_S 0
  742. #define AR_PHY_TXGAIN_FORCED_PADVGNRA 0x00003c00
  743. #define AR_PHY_TXGAIN_FORCED_PADVGNRA_S 10
  744. #define AR_PHY_TXGAIN_FORCED_PADVGNRB 0x0003c000
  745. #define AR_PHY_TXGAIN_FORCED_PADVGNRB_S 14
  746. #define AR_PHY_TXGAIN_FORCED_PADVGNRD 0x00c00000
  747. #define AR_PHY_TXGAIN_FORCED_PADVGNRD_S 22
  748. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN 0x000003c0
  749. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN_S 6
  750. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN 0x0000000e
  751. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN_S 1
  752. #define AR_PHY_POWER_TX_RATE1 0x9934
  753. #define AR_PHY_POWER_TX_RATE2 0x9938
  754. #define AR_PHY_POWER_TX_RATE_MAX 0x993c
  755. #define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
  756. #define PHY_AGC_CLR 0x10000000
  757. #define RFSILENT_BB 0x00002000
  758. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_MASK 0xFFF
  759. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_SIGNED_BIT 0x800
  760. #define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320
  761. #define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x0001
  762. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF
  763. #define AR_PHY_CCK_TX_CTRL_JAPAN 0x00000010
  764. #define AR_PHY_SPECTRAL_SCAN_ENABLE 0x00000001
  765. #define AR_PHY_SPECTRAL_SCAN_ENABLE_S 0
  766. #define AR_PHY_SPECTRAL_SCAN_ACTIVE 0x00000002
  767. #define AR_PHY_SPECTRAL_SCAN_ACTIVE_S 1
  768. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD 0x000000F0
  769. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S 4
  770. #define AR_PHY_SPECTRAL_SCAN_PERIOD 0x0000FF00
  771. #define AR_PHY_SPECTRAL_SCAN_PERIOD_S 8
  772. #define AR_PHY_SPECTRAL_SCAN_COUNT 0x0FFF0000
  773. #define AR_PHY_SPECTRAL_SCAN_COUNT_S 16
  774. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT 0x10000000
  775. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S 28
  776. #define AR_PHY_SPECTRAL_SCAN_PRIORITY 0x20000000
  777. #define AR_PHY_SPECTRAL_SCAN_PRIORITY_S 29
  778. #define AR_PHY_SPECTRAL_SCAN_USE_ERR5 0x40000000
  779. #define AR_PHY_SPECTRAL_SCAN_USE_ERR5_S 30
  780. #define AR_PHY_SPECTRAL_SCAN_COMPRESSED_RPT 0x80000000
  781. #define AR_PHY_SPECTRAL_SCAN_COMPRESSED_RPT_S 31
  782. #define AR_PHY_CHANNEL_STATUS_RX_CLEAR 0x00000004
  783. #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION 0x00000001
  784. #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION_S 0
  785. #define AR_PHY_RTT_CTRL_RESTORE_MASK 0x0000007E
  786. #define AR_PHY_RTT_CTRL_RESTORE_MASK_S 1
  787. #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE 0x00000080
  788. #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE_S 7
  789. #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS 0x00000001
  790. #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_S 0
  791. #define AR_PHY_RTT_SW_RTT_TABLE_WRITE 0x00000002
  792. #define AR_PHY_RTT_SW_RTT_TABLE_WRITE_S 1
  793. #define AR_PHY_RTT_SW_RTT_TABLE_ADDR 0x0000001C
  794. #define AR_PHY_RTT_SW_RTT_TABLE_ADDR_S 2
  795. #define AR_PHY_RTT_SW_RTT_TABLE_DATA 0xFFFFFFF0
  796. #define AR_PHY_RTT_SW_RTT_TABLE_DATA_S 4
  797. #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL 0x80000000
  798. #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL_S 31
  799. #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT 0x01fc0000
  800. #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT_S 18
  801. #define AR_PHY_TX_IQCAL_START_DO_CAL 0x00000001
  802. #define AR_PHY_TX_IQCAL_START_DO_CAL_S 0
  803. #define AR_PHY_TX_IQCAL_STATUS_FAILED 0x00000001
  804. #define AR_PHY_CALIBRATED_GAINS_0 0x3e
  805. #define AR_PHY_CALIBRATED_GAINS_0_S 1
  806. #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE 0x00003fff
  807. #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE_S 0
  808. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE 0x0fffc000
  809. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S 14
  810. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON 0x10000000
  811. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_S 28
  812. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR 0x20000000
  813. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR_S 29
  814. #define AR_PHY_65NM_RXTX4_XLNA_BIAS 0xC0000000
  815. #define AR_PHY_65NM_RXTX4_XLNA_BIAS_S 30
  816. /*
  817. * Channel 1 Register Map
  818. */
  819. #define AR_CHAN1_BASE 0xa800
  820. #define AR_PHY_EXT_CCA_1 (AR_CHAN1_BASE + 0x30)
  821. #define AR_PHY_TX_PHASE_RAMP_1 (AR_CHAN1_BASE + 0xd0)
  822. #define AR_PHY_ADC_GAIN_DC_CORR_1 (AR_CHAN1_BASE + 0xd4)
  823. #define AR_PHY_SPUR_REPORT_1 (AR_CHAN1_BASE + 0xa8)
  824. #define AR_PHY_CHAN_INFO_TAB_1 (AR_CHAN1_BASE + 0x300)
  825. #define AR_PHY_RX_IQCAL_CORR_B1 (AR_CHAN1_BASE + 0xdc)
  826. /*
  827. * Channel 1 Field Definitions
  828. */
  829. #define AR_PHY_CH1_EXT_MINCCA_PWR 0x01FF0000
  830. #define AR_PHY_CH1_EXT_MINCCA_PWR_S 16
  831. /*
  832. * AGC 1 Register Map
  833. */
  834. #define AR_AGC1_BASE 0xae00
  835. #define AR_PHY_FORCEMAX_GAINS_1 (AR_AGC1_BASE + 0x4)
  836. #define AR_PHY_EXT_ATTEN_CTL_1 (AR_AGC1_BASE + 0x18)
  837. #define AR_PHY_CCA_1 (AR_AGC1_BASE + 0x1c)
  838. #define AR_PHY_CCA_CTRL_1 (AR_AGC1_BASE + 0x20)
  839. #define AR_PHY_RSSI_1 (AR_AGC1_BASE + 0x180)
  840. #define AR_PHY_SPUR_CCK_REP_1 (AR_AGC1_BASE + 0x184)
  841. #define AR_PHY_RX_OCGAIN_2 (AR_AGC1_BASE + 0x200)
  842. /*
  843. * AGC 1 Field Definitions
  844. */
  845. #define AR_PHY_CH1_MINCCA_PWR 0x1FF00000
  846. #define AR_PHY_CH1_MINCCA_PWR_S 20
  847. /*
  848. * SM 1 Register Map
  849. */
  850. #define AR_SM1_BASE 0xb200
  851. #define AR_PHY_SWITCH_CHAIN_1 (AR_SM1_BASE + 0x84)
  852. #define AR_PHY_FCAL_2_1 (AR_SM1_BASE + 0xd0)
  853. #define AR_PHY_DFT_TONE_CTL_1 (AR_SM1_BASE + 0xd4)
  854. #define AR_PHY_CL_TAB_1 (AR_SM1_BASE + 0x100)
  855. #define AR_PHY_CHAN_INFO_GAIN_1 (AR_SM1_BASE + 0x180)
  856. #define AR_PHY_TPC_4_B1 (AR_SM1_BASE + 0x204)
  857. #define AR_PHY_TPC_5_B1 (AR_SM1_BASE + 0x208)
  858. #define AR_PHY_TPC_6_B1 (AR_SM1_BASE + 0x20c)
  859. #define AR_PHY_TPC_11_B1 (AR_SM1_BASE + 0x220)
  860. #define AR_PHY_PDADC_TAB_1 (AR_SM1_BASE + (AR_SREV_9462_20_OR_LATER(ah) ? \
  861. 0x280 : 0x240))
  862. #define AR_PHY_TPC_19_B1 (AR_SM1_BASE + 0x240)
  863. #define AR_PHY_TPC_19_B1_ALPHA_THERM 0xff
  864. #define AR_PHY_TPC_19_B1_ALPHA_THERM_S 0
  865. #define AR_PHY_TX_IQCAL_STATUS_B1 (AR_SM1_BASE + 0x48c)
  866. #define AR_PHY_TX_IQCAL_CORR_COEFF_B1(_i) (AR_SM1_BASE + 0x450 + ((_i) << 2))
  867. #define AR_PHY_RTT_TABLE_SW_INTF_B(i) (0x384 + ((i) ? \
  868. AR_SM1_BASE : AR_SM_BASE))
  869. #define AR_PHY_RTT_TABLE_SW_INTF_1_B(i) (0x388 + ((i) ? \
  870. AR_SM1_BASE : AR_SM_BASE))
  871. /*
  872. * Channel 2 Register Map
  873. */
  874. #define AR_CHAN2_BASE 0xb800
  875. #define AR_PHY_EXT_CCA_2 (AR_CHAN2_BASE + 0x30)
  876. #define AR_PHY_TX_PHASE_RAMP_2 (AR_CHAN2_BASE + 0xd0)
  877. #define AR_PHY_ADC_GAIN_DC_CORR_2 (AR_CHAN2_BASE + 0xd4)
  878. #define AR_PHY_SPUR_REPORT_2 (AR_CHAN2_BASE + 0xa8)
  879. #define AR_PHY_CHAN_INFO_TAB_2 (AR_CHAN2_BASE + 0x300)
  880. #define AR_PHY_RX_IQCAL_CORR_B2 (AR_CHAN2_BASE + 0xdc)
  881. /*
  882. * Channel 2 Field Definitions
  883. */
  884. #define AR_PHY_CH2_EXT_MINCCA_PWR 0x01FF0000
  885. #define AR_PHY_CH2_EXT_MINCCA_PWR_S 16
  886. /*
  887. * AGC 2 Register Map
  888. */
  889. #define AR_AGC2_BASE 0xbe00
  890. #define AR_PHY_FORCEMAX_GAINS_2 (AR_AGC2_BASE + 0x4)
  891. #define AR_PHY_EXT_ATTEN_CTL_2 (AR_AGC2_BASE + 0x18)
  892. #define AR_PHY_CCA_2 (AR_AGC2_BASE + 0x1c)
  893. #define AR_PHY_CCA_CTRL_2 (AR_AGC2_BASE + 0x20)
  894. #define AR_PHY_RSSI_2 (AR_AGC2_BASE + 0x180)
  895. /*
  896. * AGC 2 Field Definitions
  897. */
  898. #define AR_PHY_CH2_MINCCA_PWR 0x1FF00000
  899. #define AR_PHY_CH2_MINCCA_PWR_S 20
  900. /*
  901. * SM 2 Register Map
  902. */
  903. #define AR_SM2_BASE 0xc200
  904. #define AR_PHY_SWITCH_CHAIN_2 (AR_SM2_BASE + 0x84)
  905. #define AR_PHY_FCAL_2_2 (AR_SM2_BASE + 0xd0)
  906. #define AR_PHY_DFT_TONE_CTL_2 (AR_SM2_BASE + 0xd4)
  907. #define AR_PHY_CL_TAB_2 (AR_SM2_BASE + 0x100)
  908. #define AR_PHY_CHAN_INFO_GAIN_2 (AR_SM2_BASE + 0x180)
  909. #define AR_PHY_TPC_4_B2 (AR_SM2_BASE + 0x204)
  910. #define AR_PHY_TPC_5_B2 (AR_SM2_BASE + 0x208)
  911. #define AR_PHY_TPC_6_B2 (AR_SM2_BASE + 0x20c)
  912. #define AR_PHY_TPC_11_B2 (AR_SM2_BASE + 0x220)
  913. #define AR_PHY_TPC_19_B2 (AR_SM2_BASE + 0x240)
  914. #define AR_PHY_TX_IQCAL_STATUS_B2 (AR_SM2_BASE + 0x48c)
  915. #define AR_PHY_TX_IQCAL_CORR_COEFF_B2(_i) (AR_SM2_BASE + 0x450 + ((_i) << 2))
  916. #define AR_PHY_TX_IQCAL_STATUS_B2_FAILED 0x00000001
  917. /*
  918. * AGC 3 Register Map
  919. */
  920. #define AR_AGC3_BASE 0xce00
  921. #define AR_PHY_RSSI_3 (AR_AGC3_BASE + 0x180)
  922. /* GLB Registers */
  923. #define AR_GLB_BASE 0x20000
  924. #define AR_GLB_GPIO_CONTROL (AR_GLB_BASE)
  925. #define AR_PHY_GLB_CONTROL (AR_GLB_BASE + 0x44)
  926. #define AR_GLB_SCRATCH(_ah) (AR_GLB_BASE + \
  927. (AR_SREV_9462_20_OR_LATER(_ah) ? 0x4c : 0x50))
  928. #define AR_GLB_STATUS (AR_GLB_BASE + 0x48)
  929. /*
  930. * Misc helper defines
  931. */
  932. #define AR_PHY_CHAIN_OFFSET (AR_CHAN1_BASE - AR_CHAN_BASE)
  933. #define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (AR_PHY_ADC_GAIN_DC_CORR_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  934. #define AR_PHY_NEW_ADC_DC_GAIN_CORR_9300_10(_i) (AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  935. #define AR_PHY_SWITCH_CHAIN(_i) (AR_PHY_SWITCH_CHAIN_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  936. #define AR_PHY_EXT_ATTEN_CTL(_i) (AR_PHY_EXT_ATTEN_CTL_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  937. #define AR_PHY_RXGAIN(_i) (AR_PHY_FORCEMAX_GAINS_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  938. #define AR_PHY_TPCRG5(_i) (AR_PHY_TPC_5_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  939. #define AR_PHY_PDADC_TAB(_i) (AR_PHY_PDADC_TAB_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  940. #define AR_PHY_CAL_MEAS_0(_i) (AR_PHY_IQ_ADC_MEAS_0_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  941. #define AR_PHY_CAL_MEAS_1(_i) (AR_PHY_IQ_ADC_MEAS_1_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  942. #define AR_PHY_CAL_MEAS_2(_i) (AR_PHY_IQ_ADC_MEAS_2_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  943. #define AR_PHY_CAL_MEAS_3(_i) (AR_PHY_IQ_ADC_MEAS_3_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  944. #define AR_PHY_CAL_MEAS_0_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  945. #define AR_PHY_CAL_MEAS_1_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  946. #define AR_PHY_CAL_MEAS_2_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  947. #define AR_PHY_CAL_MEAS_3_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  948. #define AR_PHY_WATCHDOG_NON_IDLE_ENABLE 0x00000001
  949. #define AR_PHY_WATCHDOG_IDLE_ENABLE 0x00000002
  950. #define AR_PHY_WATCHDOG_IDLE_MASK 0xFFFF0000
  951. #define AR_PHY_WATCHDOG_NON_IDLE_MASK 0x0000FFFC
  952. #define AR_PHY_WATCHDOG_RST_ENABLE 0x00000002
  953. #define AR_PHY_WATCHDOG_IRQ_ENABLE 0x00000004
  954. #define AR_PHY_WATCHDOG_CNTL2_MASK 0xFFFFFFF9
  955. #define AR_PHY_WATCHDOG_INFO 0x00000007
  956. #define AR_PHY_WATCHDOG_INFO_S 0
  957. #define AR_PHY_WATCHDOG_DET_HANG 0x00000008
  958. #define AR_PHY_WATCHDOG_DET_HANG_S 3
  959. #define AR_PHY_WATCHDOG_RADAR_SM 0x000000F0
  960. #define AR_PHY_WATCHDOG_RADAR_SM_S 4
  961. #define AR_PHY_WATCHDOG_RX_OFDM_SM 0x00000F00
  962. #define AR_PHY_WATCHDOG_RX_OFDM_SM_S 8
  963. #define AR_PHY_WATCHDOG_RX_CCK_SM 0x0000F000
  964. #define AR_PHY_WATCHDOG_RX_CCK_SM_S 12
  965. #define AR_PHY_WATCHDOG_TX_OFDM_SM 0x000F0000
  966. #define AR_PHY_WATCHDOG_TX_OFDM_SM_S 16
  967. #define AR_PHY_WATCHDOG_TX_CCK_SM 0x00F00000
  968. #define AR_PHY_WATCHDOG_TX_CCK_SM_S 20
  969. #define AR_PHY_WATCHDOG_AGC_SM 0x0F000000
  970. #define AR_PHY_WATCHDOG_AGC_SM_S 24
  971. #define AR_PHY_WATCHDOG_SRCH_SM 0xF0000000
  972. #define AR_PHY_WATCHDOG_SRCH_SM_S 28
  973. #define AR_PHY_WATCHDOG_STATUS_CLR 0x00000008
  974. /*
  975. * PAPRD registers
  976. */
  977. #define AR_PHY_XPA_TIMING_CTL (AR_SM_BASE + 0x64)
  978. #define AR_PHY_PAPRD_AM2AM (AR_CHAN_BASE + 0xe4)
  979. #define AR_PHY_PAPRD_AM2AM_MASK 0x01ffffff
  980. #define AR_PHY_PAPRD_AM2AM_MASK_S 0
  981. #define AR_PHY_PAPRD_AM2PM (AR_CHAN_BASE + 0xe8)
  982. #define AR_PHY_PAPRD_AM2PM_MASK 0x01ffffff
  983. #define AR_PHY_PAPRD_AM2PM_MASK_S 0
  984. #define AR_PHY_PAPRD_HT40 (AR_CHAN_BASE + 0xec)
  985. #define AR_PHY_PAPRD_HT40_MASK 0x01ffffff
  986. #define AR_PHY_PAPRD_HT40_MASK_S 0
  987. #define AR_PHY_PAPRD_CTRL0_B0 (AR_CHAN_BASE + 0xf0)
  988. #define AR_PHY_PAPRD_CTRL0_B1 (AR_CHAN1_BASE + 0xf0)
  989. #define AR_PHY_PAPRD_CTRL0_B2 (AR_CHAN2_BASE + 0xf0)
  990. #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE 0x00000001
  991. #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE_S 0
  992. #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK 0x00000002
  993. #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK_S 1
  994. #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH 0xf8000000
  995. #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH_S 27
  996. #define AR_PHY_PAPRD_CTRL1_B0 (AR_CHAN_BASE + 0xf4)
  997. #define AR_PHY_PAPRD_CTRL1_B1 (AR_CHAN1_BASE + 0xf4)
  998. #define AR_PHY_PAPRD_CTRL1_B2 (AR_CHAN2_BASE + 0xf4)
  999. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA 0x00000001
  1000. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA_S 0
  1001. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE 0x00000002
  1002. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE_S 1
  1003. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE 0x00000004
  1004. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE_S 2
  1005. #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL 0x000001f8
  1006. #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL_S 3
  1007. #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK 0x0001fe00
  1008. #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK_S 9
  1009. #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT 0x0ffe0000
  1010. #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT_S 17
  1011. #define AR_PHY_PAPRD_TRAINER_CNTL1 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x580 : 0x490))
  1012. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE 0x00000001
  1013. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE_S 0
  1014. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING 0x0000007e
  1015. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING_S 1
  1016. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE 0x00000100
  1017. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE_S 8
  1018. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE 0x00000200
  1019. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE_S 9
  1020. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE 0x00000400
  1021. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE_S 10
  1022. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE 0x00000800
  1023. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE_S 11
  1024. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP 0x0003f000
  1025. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP_S 12
  1026. #define AR_PHY_PAPRD_TRAINER_CNTL2 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x584 : 0x494))
  1027. #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN 0xFFFFFFFF
  1028. #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN_S 0
  1029. #define AR_PHY_PAPRD_TRAINER_CNTL3 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x588 : 0x498))
  1030. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE 0x0000003f
  1031. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE_S 0
  1032. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP 0x00000fc0
  1033. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP_S 6
  1034. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL 0x0001f000
  1035. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL_S 12
  1036. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES 0x000e0000
  1037. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES_S 17
  1038. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN 0x00f00000
  1039. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN_S 20
  1040. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN 0x0f000000
  1041. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN_S 24
  1042. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE 0x20000000
  1043. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE_S 29
  1044. #define AR_PHY_PAPRD_TRAINER_CNTL4 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x58c : 0x49c))
  1045. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES 0x03ff0000
  1046. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES_S 16
  1047. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA 0x0000f000
  1048. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA_S 12
  1049. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR 0x00000fff
  1050. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR_S 0
  1051. #define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0 (AR_CHAN_BASE + 0x100)
  1052. #define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0 (AR_CHAN_BASE + 0x104)
  1053. #define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0 (AR_CHAN_BASE + 0x108)
  1054. #define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0 (AR_CHAN_BASE + 0x10c)
  1055. #define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0 (AR_CHAN_BASE + 0x110)
  1056. #define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0 (AR_CHAN_BASE + 0x114)
  1057. #define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0 (AR_CHAN_BASE + 0x118)
  1058. #define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0 (AR_CHAN_BASE + 0x11c)
  1059. #define AR_PHY_PAPRD_PRE_POST_SCALING 0x3FFFF
  1060. #define AR_PHY_PAPRD_PRE_POST_SCALING_S 0
  1061. #define AR_PHY_PAPRD_TRAINER_STAT1 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x590 : 0x4a0))
  1062. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE 0x00000001
  1063. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE_S 0
  1064. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE 0x00000002
  1065. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE_S 1
  1066. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR 0x00000004
  1067. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR_S 2
  1068. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE 0x00000008
  1069. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE_S 3
  1070. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX 0x000001f0
  1071. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX_S 4
  1072. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR 0x0001fe00
  1073. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR_S 9
  1074. #define AR_PHY_PAPRD_TRAINER_STAT2 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x594 : 0x4a4))
  1075. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL 0x0000ffff
  1076. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL_S 0
  1077. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX 0x001f0000
  1078. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX_S 16
  1079. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX 0x00600000
  1080. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX_S 21
  1081. #define AR_PHY_PAPRD_TRAINER_STAT3 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x598 : 0x4a8))
  1082. #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT 0x000fffff
  1083. #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT_S 0
  1084. #define AR_PHY_PAPRD_MEM_TAB_B0 (AR_CHAN_BASE + 0x120)
  1085. #define AR_PHY_PAPRD_MEM_TAB_B1 (AR_CHAN1_BASE + 0x120)
  1086. #define AR_PHY_PAPRD_MEM_TAB_B2 (AR_CHAN2_BASE + 0x120)
  1087. #define AR_PHY_PA_GAIN123_B0 (AR_CHAN_BASE + 0xf8)
  1088. #define AR_PHY_PA_GAIN123_B1 (AR_CHAN1_BASE + 0xf8)
  1089. #define AR_PHY_PA_GAIN123_B2 (AR_CHAN2_BASE + 0xf8)
  1090. #define AR_PHY_PA_GAIN123_PA_GAIN1 0x3FF
  1091. #define AR_PHY_PA_GAIN123_PA_GAIN1_S 0
  1092. #define AR_PHY_POWERTX_RATE5 (AR_SM_BASE + 0x1d0)
  1093. #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0 0x3F
  1094. #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0_S 0
  1095. #define AR_PHY_POWERTX_RATE6 (AR_SM_BASE + 0x1d4)
  1096. #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5 0x3F00
  1097. #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5_S 8
  1098. #define AR_PHY_POWERTX_RATE8 (AR_SM_BASE + 0x1dc)
  1099. #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5 0x3F00
  1100. #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5_S 8
  1101. #define AR_PHY_CL_TAB_CL_GAIN_MOD 0x1f
  1102. #define AR_PHY_CL_TAB_CL_GAIN_MOD_S 0
  1103. #define AR_BTCOEX_WL_LNADIV 0x1a64
  1104. #define AR_BTCOEX_WL_LNADIV_PREDICTED_PERIOD 0x00003FFF
  1105. #define AR_BTCOEX_WL_LNADIV_PREDICTED_PERIOD_S 0
  1106. #define AR_BTCOEX_WL_LNADIV_DPDT_IGNORE_PRIORITY 0x00004000
  1107. #define AR_BTCOEX_WL_LNADIV_DPDT_IGNORE_PRIORITY_S 14
  1108. #define AR_BTCOEX_WL_LNADIV_FORCE_ON 0x00008000
  1109. #define AR_BTCOEX_WL_LNADIV_FORCE_ON_S 15
  1110. #define AR_BTCOEX_WL_LNADIV_MODE_OPTION 0x00030000
  1111. #define AR_BTCOEX_WL_LNADIV_MODE_OPTION_S 16
  1112. #define AR_BTCOEX_WL_LNADIV_MODE 0x007c0000
  1113. #define AR_BTCOEX_WL_LNADIV_MODE_S 18
  1114. #define AR_BTCOEX_WL_LNADIV_ALLOWED_TX_ANTDIV_WL_TX_REQ 0x00800000
  1115. #define AR_BTCOEX_WL_LNADIV_ALLOWED_TX_ANTDIV_WL_TX_REQ_S 23
  1116. #define AR_BTCOEX_WL_LNADIV_DISABLE_TX_ANTDIV_ENABLE 0x01000000
  1117. #define AR_BTCOEX_WL_LNADIV_DISABLE_TX_ANTDIV_ENABLE_S 24
  1118. #define AR_BTCOEX_WL_LNADIV_CONTINUOUS_BT_ACTIVE_PROTECT 0x02000000
  1119. #define AR_BTCOEX_WL_LNADIV_CONTINUOUS_BT_ACTIVE_PROTECT_S 25
  1120. #define AR_BTCOEX_WL_LNADIV_BT_INACTIVE_THRESHOLD 0xFC000000
  1121. #define AR_BTCOEX_WL_LNADIV_BT_INACTIVE_THRESHOLD_S 26
  1122. /* Manual Peak detector calibration */
  1123. #define AR_PHY_65NM_BASE 0x16000
  1124. #define AR_PHY_65NM_RXRF_GAINSTAGES(i) (AR_PHY_65NM_BASE + \
  1125. (i * 0x400) + 0x8)
  1126. #define AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE 0x80000000
  1127. #define AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE_S 31
  1128. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNAON_CALDC 0x00000002
  1129. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNAON_CALDC_S 1
  1130. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA2G_GAIN_OVR 0x70000000
  1131. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA2G_GAIN_OVR_S 28
  1132. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA5G_GAIN_OVR 0x03800000
  1133. #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA5G_GAIN_OVR_S 23
  1134. #define AR_PHY_65NM_RXTX2(i) (AR_PHY_65NM_BASE + \
  1135. (i * 0x400) + 0x104)
  1136. #define AR_PHY_65NM_RXTX2_RXON_OVR 0x00001000
  1137. #define AR_PHY_65NM_RXTX2_RXON_OVR_S 12
  1138. #define AR_PHY_65NM_RXTX2_RXON 0x00000800
  1139. #define AR_PHY_65NM_RXTX2_RXON_S 11
  1140. #define AR_PHY_65NM_RXRF_AGC(i) (AR_PHY_65NM_BASE + \
  1141. (i * 0x400) + 0xc)
  1142. #define AR_PHY_65NM_RXRF_AGC_AGC_OVERRIDE 0x80000000
  1143. #define AR_PHY_65NM_RXRF_AGC_AGC_OVERRIDE_S 31
  1144. #define AR_PHY_65NM_RXRF_AGC_AGC_ON_OVR 0x40000000
  1145. #define AR_PHY_65NM_RXRF_AGC_AGC_ON_OVR_S 30
  1146. #define AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR 0x20000000
  1147. #define AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR_S 29
  1148. #define AR_PHY_65NM_RXRF_AGC_AGC2G_DBDAC_OVR 0x1E000000
  1149. #define AR_PHY_65NM_RXRF_AGC_AGC2G_DBDAC_OVR_S 25
  1150. #define AR_PHY_65NM_RXRF_AGC_AGC5G_DBDAC_OVR 0x00078000
  1151. #define AR_PHY_65NM_RXRF_AGC_AGC5G_DBDAC_OVR_S 15
  1152. #define AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR 0x01F80000
  1153. #define AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR_S 19
  1154. #define AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR 0x00007e00
  1155. #define AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR_S 9
  1156. #define AR_PHY_65NM_RXRF_AGC_AGC_OUT 0x00000004
  1157. #define AR_PHY_65NM_RXRF_AGC_AGC_OUT_S 2
  1158. #define AR9300_DFS_FIRPWR -28
  1159. #endif /* AR9003_PHY_H */