hw.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright (c) 2014-2015 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include "core.h"
  18. #include "hw.h"
  19. const struct ath10k_hw_regs qca988x_regs = {
  20. .rtc_soc_base_address = 0x00004000,
  21. .rtc_wmac_base_address = 0x00005000,
  22. .soc_core_base_address = 0x00009000,
  23. .ce_wrapper_base_address = 0x00057000,
  24. .ce0_base_address = 0x00057400,
  25. .ce1_base_address = 0x00057800,
  26. .ce2_base_address = 0x00057c00,
  27. .ce3_base_address = 0x00058000,
  28. .ce4_base_address = 0x00058400,
  29. .ce5_base_address = 0x00058800,
  30. .ce6_base_address = 0x00058c00,
  31. .ce7_base_address = 0x00059000,
  32. .soc_reset_control_si0_rst_mask = 0x00000001,
  33. .soc_reset_control_ce_rst_mask = 0x00040000,
  34. .soc_chip_id_address = 0x000000ec,
  35. .scratch_3_address = 0x00000030,
  36. .fw_indicator_address = 0x00009030,
  37. .pcie_local_base_address = 0x00080000,
  38. .ce_wrap_intr_sum_host_msi_lsb = 0x00000008,
  39. .ce_wrap_intr_sum_host_msi_mask = 0x0000ff00,
  40. .pcie_intr_fw_mask = 0x00000400,
  41. .pcie_intr_ce_mask_all = 0x0007f800,
  42. .pcie_intr_clr_address = 0x00000014,
  43. };
  44. const struct ath10k_hw_regs qca6174_regs = {
  45. .rtc_soc_base_address = 0x00000800,
  46. .rtc_wmac_base_address = 0x00001000,
  47. .soc_core_base_address = 0x0003a000,
  48. .ce_wrapper_base_address = 0x00034000,
  49. .ce0_base_address = 0x00034400,
  50. .ce1_base_address = 0x00034800,
  51. .ce2_base_address = 0x00034c00,
  52. .ce3_base_address = 0x00035000,
  53. .ce4_base_address = 0x00035400,
  54. .ce5_base_address = 0x00035800,
  55. .ce6_base_address = 0x00035c00,
  56. .ce7_base_address = 0x00036000,
  57. .soc_reset_control_si0_rst_mask = 0x00000000,
  58. .soc_reset_control_ce_rst_mask = 0x00000001,
  59. .soc_chip_id_address = 0x000000f0,
  60. .scratch_3_address = 0x00000028,
  61. .fw_indicator_address = 0x0003a028,
  62. .pcie_local_base_address = 0x00080000,
  63. .ce_wrap_intr_sum_host_msi_lsb = 0x00000008,
  64. .ce_wrap_intr_sum_host_msi_mask = 0x0000ff00,
  65. .pcie_intr_fw_mask = 0x00000400,
  66. .pcie_intr_ce_mask_all = 0x0007f800,
  67. .pcie_intr_clr_address = 0x00000014,
  68. };
  69. const struct ath10k_hw_regs qca99x0_regs = {
  70. .rtc_soc_base_address = 0x00080000,
  71. .rtc_wmac_base_address = 0x00000000,
  72. .soc_core_base_address = 0x00082000,
  73. .ce_wrapper_base_address = 0x0004d000,
  74. .ce0_base_address = 0x0004a000,
  75. .ce1_base_address = 0x0004a400,
  76. .ce2_base_address = 0x0004a800,
  77. .ce3_base_address = 0x0004ac00,
  78. .ce4_base_address = 0x0004b000,
  79. .ce5_base_address = 0x0004b400,
  80. .ce6_base_address = 0x0004b800,
  81. .ce7_base_address = 0x0004bc00,
  82. /* Note: qca99x0 supports upto 12 Copy Engines. Other than address of
  83. * CE0 and CE1 no other copy engine is directly referred in the code.
  84. * It is not really necessary to assign address for newly supported
  85. * CEs in this address table.
  86. * Copy Engine Address
  87. * CE8 0x0004c000
  88. * CE9 0x0004c400
  89. * CE10 0x0004c800
  90. * CE11 0x0004cc00
  91. */
  92. .soc_reset_control_si0_rst_mask = 0x00000001,
  93. .soc_reset_control_ce_rst_mask = 0x00000100,
  94. .soc_chip_id_address = 0x000000ec,
  95. .scratch_3_address = 0x00040050,
  96. .fw_indicator_address = 0x00040050,
  97. .pcie_local_base_address = 0x00000000,
  98. .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
  99. .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
  100. .pcie_intr_fw_mask = 0x00100000,
  101. .pcie_intr_ce_mask_all = 0x000fff00,
  102. .pcie_intr_clr_address = 0x00000010,
  103. };
  104. const struct ath10k_hw_regs qca4019_regs = {
  105. .rtc_soc_base_address = 0x00080000,
  106. .soc_core_base_address = 0x00082000,
  107. .ce_wrapper_base_address = 0x0004d000,
  108. .ce0_base_address = 0x0004a000,
  109. .ce1_base_address = 0x0004a400,
  110. .ce2_base_address = 0x0004a800,
  111. .ce3_base_address = 0x0004ac00,
  112. .ce4_base_address = 0x0004b000,
  113. .ce5_base_address = 0x0004b400,
  114. .ce6_base_address = 0x0004b800,
  115. .ce7_base_address = 0x0004bc00,
  116. /* qca4019 supports upto 12 copy engines. Since base address
  117. * of ce8 to ce11 are not directly referred in the code,
  118. * no need have them in separate members in this table.
  119. * Copy Engine Address
  120. * CE8 0x0004c000
  121. * CE9 0x0004c400
  122. * CE10 0x0004c800
  123. * CE11 0x0004cc00
  124. */
  125. .soc_reset_control_si0_rst_mask = 0x00000001,
  126. .soc_reset_control_ce_rst_mask = 0x00000100,
  127. .soc_chip_id_address = 0x000000ec,
  128. .fw_indicator_address = 0x0004f00c,
  129. .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
  130. .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
  131. .pcie_intr_fw_mask = 0x00100000,
  132. .pcie_intr_ce_mask_all = 0x000fff00,
  133. .pcie_intr_clr_address = 0x00000010,
  134. };
  135. const struct ath10k_hw_values qca988x_values = {
  136. .rtc_state_val_on = 3,
  137. .ce_count = 8,
  138. .msi_assign_ce_max = 7,
  139. .num_target_ce_config_wlan = 7,
  140. .ce_desc_meta_data_mask = 0xFFFC,
  141. .ce_desc_meta_data_lsb = 2,
  142. };
  143. const struct ath10k_hw_values qca6174_values = {
  144. .rtc_state_val_on = 3,
  145. .ce_count = 8,
  146. .msi_assign_ce_max = 7,
  147. .num_target_ce_config_wlan = 7,
  148. .ce_desc_meta_data_mask = 0xFFFC,
  149. .ce_desc_meta_data_lsb = 2,
  150. };
  151. const struct ath10k_hw_values qca99x0_values = {
  152. .rtc_state_val_on = 5,
  153. .ce_count = 12,
  154. .msi_assign_ce_max = 12,
  155. .num_target_ce_config_wlan = 10,
  156. .ce_desc_meta_data_mask = 0xFFF0,
  157. .ce_desc_meta_data_lsb = 4,
  158. };
  159. const struct ath10k_hw_values qca9888_values = {
  160. .rtc_state_val_on = 3,
  161. .ce_count = 12,
  162. .msi_assign_ce_max = 12,
  163. .num_target_ce_config_wlan = 10,
  164. .ce_desc_meta_data_mask = 0xFFF0,
  165. .ce_desc_meta_data_lsb = 4,
  166. };
  167. const struct ath10k_hw_values qca4019_values = {
  168. .ce_count = 12,
  169. .num_target_ce_config_wlan = 10,
  170. .ce_desc_meta_data_mask = 0xFFF0,
  171. .ce_desc_meta_data_lsb = 4,
  172. };
  173. void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
  174. u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev)
  175. {
  176. u32 cc_fix = 0;
  177. u32 rcc_fix = 0;
  178. enum ath10k_hw_cc_wraparound_type wraparound_type;
  179. survey->filled |= SURVEY_INFO_TIME |
  180. SURVEY_INFO_TIME_BUSY;
  181. wraparound_type = ar->hw_params.cc_wraparound_type;
  182. if (cc < cc_prev || rcc < rcc_prev) {
  183. switch (wraparound_type) {
  184. case ATH10K_HW_CC_WRAP_SHIFTED_ALL:
  185. if (cc < cc_prev) {
  186. cc_fix = 0x7fffffff;
  187. survey->filled &= ~SURVEY_INFO_TIME_BUSY;
  188. }
  189. break;
  190. case ATH10K_HW_CC_WRAP_SHIFTED_EACH:
  191. if (cc < cc_prev)
  192. cc_fix = 0x7fffffff;
  193. if (rcc < rcc_prev)
  194. rcc_fix = 0x7fffffff;
  195. break;
  196. case ATH10K_HW_CC_WRAP_DISABLED:
  197. break;
  198. }
  199. }
  200. cc -= cc_prev - cc_fix;
  201. rcc -= rcc_prev - rcc_fix;
  202. survey->time = CCNT_TO_MSEC(ar, cc);
  203. survey->time_busy = CCNT_TO_MSEC(ar, rcc);
  204. }
  205. const struct ath10k_hw_ops qca988x_ops = {
  206. };
  207. static int ath10k_qca99x0_rx_desc_get_l3_pad_bytes(struct htt_rx_desc *rxd)
  208. {
  209. return MS(__le32_to_cpu(rxd->msdu_end.qca99x0.info1),
  210. RX_MSDU_END_INFO1_L3_HDR_PAD);
  211. }
  212. const struct ath10k_hw_ops qca99x0_ops = {
  213. .rx_desc_get_l3_pad_bytes = ath10k_qca99x0_rx_desc_get_l3_pad_bytes,
  214. };