ce.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _CE_H_
  18. #define _CE_H_
  19. #include "hif.h"
  20. /* Maximum number of Copy Engine's supported */
  21. #define CE_COUNT_MAX 12
  22. #define CE_HTT_H2T_MSG_SRC_NENTRIES 8192
  23. /* Descriptor rings must be aligned to this boundary */
  24. #define CE_DESC_RING_ALIGN 8
  25. #define CE_SEND_FLAG_GATHER 0x00010000
  26. /*
  27. * Copy Engine support: low-level Target-side Copy Engine API.
  28. * This is a hardware access layer used by code that understands
  29. * how to use copy engines.
  30. */
  31. struct ath10k_ce_pipe;
  32. #define CE_DESC_FLAGS_GATHER (1 << 0)
  33. #define CE_DESC_FLAGS_BYTE_SWAP (1 << 1)
  34. /* Following desc flags are used in QCA99X0 */
  35. #define CE_DESC_FLAGS_HOST_INT_DIS (1 << 2)
  36. #define CE_DESC_FLAGS_TGT_INT_DIS (1 << 3)
  37. #define CE_DESC_FLAGS_META_DATA_MASK ar->hw_values->ce_desc_meta_data_mask
  38. #define CE_DESC_FLAGS_META_DATA_LSB ar->hw_values->ce_desc_meta_data_lsb
  39. struct ce_desc {
  40. __le32 addr;
  41. __le16 nbytes;
  42. __le16 flags; /* %CE_DESC_FLAGS_ */
  43. };
  44. struct ath10k_ce_ring {
  45. /* Number of entries in this ring; must be power of 2 */
  46. unsigned int nentries;
  47. unsigned int nentries_mask;
  48. /*
  49. * For dest ring, this is the next index to be processed
  50. * by software after it was/is received into.
  51. *
  52. * For src ring, this is the last descriptor that was sent
  53. * and completion processed by software.
  54. *
  55. * Regardless of src or dest ring, this is an invariant
  56. * (modulo ring size):
  57. * write index >= read index >= sw_index
  58. */
  59. unsigned int sw_index;
  60. /* cached copy */
  61. unsigned int write_index;
  62. /*
  63. * For src ring, this is the next index not yet processed by HW.
  64. * This is a cached copy of the real HW index (read index), used
  65. * for avoiding reading the HW index register more often than
  66. * necessary.
  67. * This extends the invariant:
  68. * write index >= read index >= hw_index >= sw_index
  69. *
  70. * For dest ring, this is currently unused.
  71. */
  72. /* cached copy */
  73. unsigned int hw_index;
  74. /* Start of DMA-coherent area reserved for descriptors */
  75. /* Host address space */
  76. void *base_addr_owner_space_unaligned;
  77. /* CE address space */
  78. u32 base_addr_ce_space_unaligned;
  79. /*
  80. * Actual start of descriptors.
  81. * Aligned to descriptor-size boundary.
  82. * Points into reserved DMA-coherent area, above.
  83. */
  84. /* Host address space */
  85. void *base_addr_owner_space;
  86. /* CE address space */
  87. u32 base_addr_ce_space;
  88. /* keep last */
  89. void *per_transfer_context[0];
  90. };
  91. struct ath10k_ce_pipe {
  92. struct ath10k *ar;
  93. unsigned int id;
  94. unsigned int attr_flags;
  95. u32 ctrl_addr;
  96. void (*send_cb)(struct ath10k_ce_pipe *);
  97. void (*recv_cb)(struct ath10k_ce_pipe *);
  98. unsigned int src_sz_max;
  99. struct ath10k_ce_ring *src_ring;
  100. struct ath10k_ce_ring *dest_ring;
  101. };
  102. /* Copy Engine settable attributes */
  103. struct ce_attr;
  104. /*==================Send====================*/
  105. /* ath10k_ce_send flags */
  106. #define CE_SEND_FLAG_BYTE_SWAP 1
  107. /*
  108. * Queue a source buffer to be sent to an anonymous destination buffer.
  109. * ce - which copy engine to use
  110. * buffer - address of buffer
  111. * nbytes - number of bytes to send
  112. * transfer_id - arbitrary ID; reflected to destination
  113. * flags - CE_SEND_FLAG_* values
  114. * Returns 0 on success; otherwise an error status.
  115. *
  116. * Note: If no flags are specified, use CE's default data swap mode.
  117. *
  118. * Implementation note: pushes 1 buffer to Source ring
  119. */
  120. int ath10k_ce_send(struct ath10k_ce_pipe *ce_state,
  121. void *per_transfer_send_context,
  122. u32 buffer,
  123. unsigned int nbytes,
  124. /* 14 bits */
  125. unsigned int transfer_id,
  126. unsigned int flags);
  127. int ath10k_ce_send_nolock(struct ath10k_ce_pipe *ce_state,
  128. void *per_transfer_context,
  129. u32 buffer,
  130. unsigned int nbytes,
  131. unsigned int transfer_id,
  132. unsigned int flags);
  133. void __ath10k_ce_send_revert(struct ath10k_ce_pipe *pipe);
  134. int ath10k_ce_num_free_src_entries(struct ath10k_ce_pipe *pipe);
  135. /*==================Recv=======================*/
  136. int __ath10k_ce_rx_num_free_bufs(struct ath10k_ce_pipe *pipe);
  137. int __ath10k_ce_rx_post_buf(struct ath10k_ce_pipe *pipe, void *ctx, u32 paddr);
  138. int ath10k_ce_rx_post_buf(struct ath10k_ce_pipe *pipe, void *ctx, u32 paddr);
  139. void ath10k_ce_rx_update_write_idx(struct ath10k_ce_pipe *pipe, u32 nentries);
  140. /* recv flags */
  141. /* Data is byte-swapped */
  142. #define CE_RECV_FLAG_SWAPPED 1
  143. /*
  144. * Supply data for the next completed unprocessed receive descriptor.
  145. * Pops buffer from Dest ring.
  146. */
  147. int ath10k_ce_completed_recv_next(struct ath10k_ce_pipe *ce_state,
  148. void **per_transfer_contextp,
  149. unsigned int *nbytesp);
  150. /*
  151. * Supply data for the next completed unprocessed send descriptor.
  152. * Pops 1 completed send buffer from Source ring.
  153. */
  154. int ath10k_ce_completed_send_next(struct ath10k_ce_pipe *ce_state,
  155. void **per_transfer_contextp);
  156. int ath10k_ce_completed_send_next_nolock(struct ath10k_ce_pipe *ce_state,
  157. void **per_transfer_contextp);
  158. /*==================CE Engine Initialization=======================*/
  159. int ath10k_ce_init_pipe(struct ath10k *ar, unsigned int ce_id,
  160. const struct ce_attr *attr);
  161. void ath10k_ce_deinit_pipe(struct ath10k *ar, unsigned int ce_id);
  162. int ath10k_ce_alloc_pipe(struct ath10k *ar, int ce_id,
  163. const struct ce_attr *attr);
  164. void ath10k_ce_free_pipe(struct ath10k *ar, int ce_id);
  165. /*==================CE Engine Shutdown=======================*/
  166. /*
  167. * Support clean shutdown by allowing the caller to revoke
  168. * receive buffers. Target DMA must be stopped before using
  169. * this API.
  170. */
  171. int ath10k_ce_revoke_recv_next(struct ath10k_ce_pipe *ce_state,
  172. void **per_transfer_contextp,
  173. u32 *bufferp);
  174. int ath10k_ce_completed_recv_next_nolock(struct ath10k_ce_pipe *ce_state,
  175. void **per_transfer_contextp,
  176. unsigned int *nbytesp);
  177. /*
  178. * Support clean shutdown by allowing the caller to cancel
  179. * pending sends. Target DMA must be stopped before using
  180. * this API.
  181. */
  182. int ath10k_ce_cancel_send_next(struct ath10k_ce_pipe *ce_state,
  183. void **per_transfer_contextp,
  184. u32 *bufferp,
  185. unsigned int *nbytesp,
  186. unsigned int *transfer_idp);
  187. /*==================CE Interrupt Handlers====================*/
  188. void ath10k_ce_per_engine_service_any(struct ath10k *ar);
  189. void ath10k_ce_per_engine_service(struct ath10k *ar, unsigned int ce_id);
  190. int ath10k_ce_disable_interrupts(struct ath10k *ar);
  191. void ath10k_ce_enable_interrupts(struct ath10k *ar);
  192. /* ce_attr.flags values */
  193. /* Use NonSnooping PCIe accesses? */
  194. #define CE_ATTR_NO_SNOOP 1
  195. /* Byte swap data words */
  196. #define CE_ATTR_BYTE_SWAP_DATA 2
  197. /* Swizzle descriptors? */
  198. #define CE_ATTR_SWIZZLE_DESCRIPTORS 4
  199. /* no interrupt on copy completion */
  200. #define CE_ATTR_DIS_INTR 8
  201. /* Attributes of an instance of a Copy Engine */
  202. struct ce_attr {
  203. /* CE_ATTR_* values */
  204. unsigned int flags;
  205. /* #entries in source ring - Must be a power of 2 */
  206. unsigned int src_nentries;
  207. /*
  208. * Max source send size for this CE.
  209. * This is also the minimum size of a destination buffer.
  210. */
  211. unsigned int src_sz_max;
  212. /* #entries in destination ring - Must be a power of 2 */
  213. unsigned int dest_nentries;
  214. void (*send_cb)(struct ath10k_ce_pipe *);
  215. void (*recv_cb)(struct ath10k_ce_pipe *);
  216. };
  217. #define SR_BA_ADDRESS 0x0000
  218. #define SR_SIZE_ADDRESS 0x0004
  219. #define DR_BA_ADDRESS 0x0008
  220. #define DR_SIZE_ADDRESS 0x000c
  221. #define CE_CMD_ADDRESS 0x0018
  222. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MSB 17
  223. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB 17
  224. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK 0x00020000
  225. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_SET(x) \
  226. (((0 | (x)) << CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB) & \
  227. CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK)
  228. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MSB 16
  229. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB 16
  230. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK 0x00010000
  231. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_GET(x) \
  232. (((x) & CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK) >> \
  233. CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB)
  234. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_SET(x) \
  235. (((0 | (x)) << CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB) & \
  236. CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK)
  237. #define CE_CTRL1_DMAX_LENGTH_MSB 15
  238. #define CE_CTRL1_DMAX_LENGTH_LSB 0
  239. #define CE_CTRL1_DMAX_LENGTH_MASK 0x0000ffff
  240. #define CE_CTRL1_DMAX_LENGTH_GET(x) \
  241. (((x) & CE_CTRL1_DMAX_LENGTH_MASK) >> CE_CTRL1_DMAX_LENGTH_LSB)
  242. #define CE_CTRL1_DMAX_LENGTH_SET(x) \
  243. (((0 | (x)) << CE_CTRL1_DMAX_LENGTH_LSB) & CE_CTRL1_DMAX_LENGTH_MASK)
  244. #define CE_CTRL1_ADDRESS 0x0010
  245. #define CE_CTRL1_HW_MASK 0x0007ffff
  246. #define CE_CTRL1_SW_MASK 0x0007ffff
  247. #define CE_CTRL1_HW_WRITE_MASK 0x00000000
  248. #define CE_CTRL1_SW_WRITE_MASK 0x0007ffff
  249. #define CE_CTRL1_RSTMASK 0xffffffff
  250. #define CE_CTRL1_RESET 0x00000080
  251. #define CE_CMD_HALT_STATUS_MSB 3
  252. #define CE_CMD_HALT_STATUS_LSB 3
  253. #define CE_CMD_HALT_STATUS_MASK 0x00000008
  254. #define CE_CMD_HALT_STATUS_GET(x) \
  255. (((x) & CE_CMD_HALT_STATUS_MASK) >> CE_CMD_HALT_STATUS_LSB)
  256. #define CE_CMD_HALT_STATUS_SET(x) \
  257. (((0 | (x)) << CE_CMD_HALT_STATUS_LSB) & CE_CMD_HALT_STATUS_MASK)
  258. #define CE_CMD_HALT_STATUS_RESET 0
  259. #define CE_CMD_HALT_MSB 0
  260. #define CE_CMD_HALT_MASK 0x00000001
  261. #define HOST_IE_COPY_COMPLETE_MSB 0
  262. #define HOST_IE_COPY_COMPLETE_LSB 0
  263. #define HOST_IE_COPY_COMPLETE_MASK 0x00000001
  264. #define HOST_IE_COPY_COMPLETE_GET(x) \
  265. (((x) & HOST_IE_COPY_COMPLETE_MASK) >> HOST_IE_COPY_COMPLETE_LSB)
  266. #define HOST_IE_COPY_COMPLETE_SET(x) \
  267. (((0 | (x)) << HOST_IE_COPY_COMPLETE_LSB) & HOST_IE_COPY_COMPLETE_MASK)
  268. #define HOST_IE_COPY_COMPLETE_RESET 0
  269. #define HOST_IE_ADDRESS 0x002c
  270. #define HOST_IS_DST_RING_LOW_WATERMARK_MASK 0x00000010
  271. #define HOST_IS_DST_RING_HIGH_WATERMARK_MASK 0x00000008
  272. #define HOST_IS_SRC_RING_LOW_WATERMARK_MASK 0x00000004
  273. #define HOST_IS_SRC_RING_HIGH_WATERMARK_MASK 0x00000002
  274. #define HOST_IS_COPY_COMPLETE_MASK 0x00000001
  275. #define HOST_IS_ADDRESS 0x0030
  276. #define MISC_IE_ADDRESS 0x0034
  277. #define MISC_IS_AXI_ERR_MASK 0x00000400
  278. #define MISC_IS_DST_ADDR_ERR_MASK 0x00000200
  279. #define MISC_IS_SRC_LEN_ERR_MASK 0x00000100
  280. #define MISC_IS_DST_MAX_LEN_VIO_MASK 0x00000080
  281. #define MISC_IS_DST_RING_OVERFLOW_MASK 0x00000040
  282. #define MISC_IS_SRC_RING_OVERFLOW_MASK 0x00000020
  283. #define MISC_IS_ADDRESS 0x0038
  284. #define SR_WR_INDEX_ADDRESS 0x003c
  285. #define DST_WR_INDEX_ADDRESS 0x0040
  286. #define CURRENT_SRRI_ADDRESS 0x0044
  287. #define CURRENT_DRRI_ADDRESS 0x0048
  288. #define SRC_WATERMARK_LOW_MSB 31
  289. #define SRC_WATERMARK_LOW_LSB 16
  290. #define SRC_WATERMARK_LOW_MASK 0xffff0000
  291. #define SRC_WATERMARK_LOW_GET(x) \
  292. (((x) & SRC_WATERMARK_LOW_MASK) >> SRC_WATERMARK_LOW_LSB)
  293. #define SRC_WATERMARK_LOW_SET(x) \
  294. (((0 | (x)) << SRC_WATERMARK_LOW_LSB) & SRC_WATERMARK_LOW_MASK)
  295. #define SRC_WATERMARK_LOW_RESET 0
  296. #define SRC_WATERMARK_HIGH_MSB 15
  297. #define SRC_WATERMARK_HIGH_LSB 0
  298. #define SRC_WATERMARK_HIGH_MASK 0x0000ffff
  299. #define SRC_WATERMARK_HIGH_GET(x) \
  300. (((x) & SRC_WATERMARK_HIGH_MASK) >> SRC_WATERMARK_HIGH_LSB)
  301. #define SRC_WATERMARK_HIGH_SET(x) \
  302. (((0 | (x)) << SRC_WATERMARK_HIGH_LSB) & SRC_WATERMARK_HIGH_MASK)
  303. #define SRC_WATERMARK_HIGH_RESET 0
  304. #define SRC_WATERMARK_ADDRESS 0x004c
  305. #define DST_WATERMARK_LOW_LSB 16
  306. #define DST_WATERMARK_LOW_MASK 0xffff0000
  307. #define DST_WATERMARK_LOW_SET(x) \
  308. (((0 | (x)) << DST_WATERMARK_LOW_LSB) & DST_WATERMARK_LOW_MASK)
  309. #define DST_WATERMARK_LOW_RESET 0
  310. #define DST_WATERMARK_HIGH_MSB 15
  311. #define DST_WATERMARK_HIGH_LSB 0
  312. #define DST_WATERMARK_HIGH_MASK 0x0000ffff
  313. #define DST_WATERMARK_HIGH_GET(x) \
  314. (((x) & DST_WATERMARK_HIGH_MASK) >> DST_WATERMARK_HIGH_LSB)
  315. #define DST_WATERMARK_HIGH_SET(x) \
  316. (((0 | (x)) << DST_WATERMARK_HIGH_LSB) & DST_WATERMARK_HIGH_MASK)
  317. #define DST_WATERMARK_HIGH_RESET 0
  318. #define DST_WATERMARK_ADDRESS 0x0050
  319. static inline u32 ath10k_ce_base_address(struct ath10k *ar, unsigned int ce_id)
  320. {
  321. return CE0_BASE_ADDRESS + (CE1_BASE_ADDRESS - CE0_BASE_ADDRESS) * ce_id;
  322. }
  323. #define CE_WATERMARK_MASK (HOST_IS_SRC_RING_LOW_WATERMARK_MASK | \
  324. HOST_IS_SRC_RING_HIGH_WATERMARK_MASK | \
  325. HOST_IS_DST_RING_LOW_WATERMARK_MASK | \
  326. HOST_IS_DST_RING_HIGH_WATERMARK_MASK)
  327. #define CE_ERROR_MASK (MISC_IS_AXI_ERR_MASK | \
  328. MISC_IS_DST_ADDR_ERR_MASK | \
  329. MISC_IS_SRC_LEN_ERR_MASK | \
  330. MISC_IS_DST_MAX_LEN_VIO_MASK | \
  331. MISC_IS_DST_RING_OVERFLOW_MASK | \
  332. MISC_IS_SRC_RING_OVERFLOW_MASK)
  333. #define CE_SRC_RING_TO_DESC(baddr, idx) \
  334. (&(((struct ce_desc *)baddr)[idx]))
  335. #define CE_DEST_RING_TO_DESC(baddr, idx) \
  336. (&(((struct ce_desc *)baddr)[idx]))
  337. /* Ring arithmetic (modulus number of entries in ring, which is a pwr of 2). */
  338. #define CE_RING_DELTA(nentries_mask, fromidx, toidx) \
  339. (((int)(toidx) - (int)(fromidx)) & (nentries_mask))
  340. #define CE_RING_IDX_INCR(nentries_mask, idx) (((idx) + 1) & (nentries_mask))
  341. #define CE_RING_IDX_ADD(nentries_mask, idx, num) \
  342. (((idx) + (num)) & (nentries_mask))
  343. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB \
  344. ar->regs->ce_wrap_intr_sum_host_msi_lsb
  345. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK \
  346. ar->regs->ce_wrap_intr_sum_host_msi_mask
  347. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET(x) \
  348. (((x) & CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK) >> \
  349. CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB)
  350. #define CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS 0x0000
  351. #define CE_INTERRUPT_SUMMARY(ar) \
  352. CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET( \
  353. ath10k_pci_read32((ar), CE_WRAPPER_BASE_ADDRESS + \
  354. CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS))
  355. #endif /* _CE_H_ */