hd64570.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. #ifndef __HD64570_H
  2. #define __HD64570_H
  3. /* SCA HD64570 register definitions - all addresses for mode 0 (8086 MPU)
  4. and 1 (64180 MPU). For modes 2 and 3, XOR the address with 0x01.
  5. Source: HD64570 SCA User's Manual
  6. */
  7. /* SCA Control Registers */
  8. #define LPR 0x00 /* Low Power */
  9. /* Wait controller registers */
  10. #define PABR0 0x02 /* Physical Address Boundary 0 */
  11. #define PABR1 0x03 /* Physical Address Boundary 1 */
  12. #define WCRL 0x04 /* Wait Control L */
  13. #define WCRM 0x05 /* Wait Control M */
  14. #define WCRH 0x06 /* Wait Control H */
  15. #define PCR 0x08 /* DMA Priority Control */
  16. #define DMER 0x09 /* DMA Master Enable */
  17. /* Interrupt registers */
  18. #define ISR0 0x10 /* Interrupt Status 0 */
  19. #define ISR1 0x11 /* Interrupt Status 1 */
  20. #define ISR2 0x12 /* Interrupt Status 2 */
  21. #define IER0 0x14 /* Interrupt Enable 0 */
  22. #define IER1 0x15 /* Interrupt Enable 1 */
  23. #define IER2 0x16 /* Interrupt Enable 2 */
  24. #define ITCR 0x18 /* Interrupt Control */
  25. #define IVR 0x1A /* Interrupt Vector */
  26. #define IMVR 0x1C /* Interrupt Modified Vector */
  27. /* MSCI channel (port) 0 registers - offset 0x20
  28. MSCI channel (port) 1 registers - offset 0x40 */
  29. #define MSCI0_OFFSET 0x20
  30. #define MSCI1_OFFSET 0x40
  31. #define TRBL 0x00 /* TX/RX buffer L */
  32. #define TRBH 0x01 /* TX/RX buffer H */
  33. #define ST0 0x02 /* Status 0 */
  34. #define ST1 0x03 /* Status 1 */
  35. #define ST2 0x04 /* Status 2 */
  36. #define ST3 0x05 /* Status 3 */
  37. #define FST 0x06 /* Frame Status */
  38. #define IE0 0x08 /* Interrupt Enable 0 */
  39. #define IE1 0x09 /* Interrupt Enable 1 */
  40. #define IE2 0x0A /* Interrupt Enable 2 */
  41. #define FIE 0x0B /* Frame Interrupt Enable */
  42. #define CMD 0x0C /* Command */
  43. #define MD0 0x0E /* Mode 0 */
  44. #define MD1 0x0F /* Mode 1 */
  45. #define MD2 0x10 /* Mode 2 */
  46. #define CTL 0x11 /* Control */
  47. #define SA0 0x12 /* Sync/Address 0 */
  48. #define SA1 0x13 /* Sync/Address 1 */
  49. #define IDL 0x14 /* Idle Pattern */
  50. #define TMC 0x15 /* Time Constant */
  51. #define RXS 0x16 /* RX Clock Source */
  52. #define TXS 0x17 /* TX Clock Source */
  53. #define TRC0 0x18 /* TX Ready Control 0 */
  54. #define TRC1 0x19 /* TX Ready Control 1 */
  55. #define RRC 0x1A /* RX Ready Control */
  56. #define CST0 0x1C /* Current Status 0 */
  57. #define CST1 0x1D /* Current Status 1 */
  58. /* Timer channel 0 (port 0 RX) registers - offset 0x60
  59. Timer channel 1 (port 0 TX) registers - offset 0x68
  60. Timer channel 2 (port 1 RX) registers - offset 0x70
  61. Timer channel 3 (port 1 TX) registers - offset 0x78
  62. */
  63. #define TIMER0RX_OFFSET 0x60
  64. #define TIMER0TX_OFFSET 0x68
  65. #define TIMER1RX_OFFSET 0x70
  66. #define TIMER1TX_OFFSET 0x78
  67. #define TCNTL 0x00 /* Up-counter L */
  68. #define TCNTH 0x01 /* Up-counter H */
  69. #define TCONRL 0x02 /* Constant L */
  70. #define TCONRH 0x03 /* Constant H */
  71. #define TCSR 0x04 /* Control/Status */
  72. #define TEPR 0x05 /* Expand Prescale */
  73. /* DMA channel 0 (port 0 RX) registers - offset 0x80
  74. DMA channel 1 (port 0 TX) registers - offset 0xA0
  75. DMA channel 2 (port 1 RX) registers - offset 0xC0
  76. DMA channel 3 (port 1 TX) registers - offset 0xE0
  77. */
  78. #define DMAC0RX_OFFSET 0x80
  79. #define DMAC0TX_OFFSET 0xA0
  80. #define DMAC1RX_OFFSET 0xC0
  81. #define DMAC1TX_OFFSET 0xE0
  82. #define BARL 0x00 /* Buffer Address L (chained block) */
  83. #define BARH 0x01 /* Buffer Address H (chained block) */
  84. #define BARB 0x02 /* Buffer Address B (chained block) */
  85. #define DARL 0x00 /* RX Destination Addr L (single block) */
  86. #define DARH 0x01 /* RX Destination Addr H (single block) */
  87. #define DARB 0x02 /* RX Destination Addr B (single block) */
  88. #define SARL 0x04 /* TX Source Address L (single block) */
  89. #define SARH 0x05 /* TX Source Address H (single block) */
  90. #define SARB 0x06 /* TX Source Address B (single block) */
  91. #define CPB 0x06 /* Chain Pointer Base (chained block) */
  92. #define CDAL 0x08 /* Current Descriptor Addr L (chained block) */
  93. #define CDAH 0x09 /* Current Descriptor Addr H (chained block) */
  94. #define EDAL 0x0A /* Error Descriptor Addr L (chained block) */
  95. #define EDAH 0x0B /* Error Descriptor Addr H (chained block) */
  96. #define BFLL 0x0C /* RX Receive Buffer Length L (chained block)*/
  97. #define BFLH 0x0D /* RX Receive Buffer Length H (chained block)*/
  98. #define BCRL 0x0E /* Byte Count L */
  99. #define BCRH 0x0F /* Byte Count H */
  100. #define DSR 0x10 /* DMA Status */
  101. #define DSR_RX(node) (DSR + (node ? DMAC1RX_OFFSET : DMAC0RX_OFFSET))
  102. #define DSR_TX(node) (DSR + (node ? DMAC1TX_OFFSET : DMAC0TX_OFFSET))
  103. #define DMR 0x11 /* DMA Mode */
  104. #define DMR_RX(node) (DMR + (node ? DMAC1RX_OFFSET : DMAC0RX_OFFSET))
  105. #define DMR_TX(node) (DMR + (node ? DMAC1TX_OFFSET : DMAC0TX_OFFSET))
  106. #define FCT 0x13 /* Frame End Interrupt Counter */
  107. #define FCT_RX(node) (FCT + (node ? DMAC1RX_OFFSET : DMAC0RX_OFFSET))
  108. #define FCT_TX(node) (FCT + (node ? DMAC1TX_OFFSET : DMAC0TX_OFFSET))
  109. #define DIR 0x14 /* DMA Interrupt Enable */
  110. #define DIR_RX(node) (DIR + (node ? DMAC1RX_OFFSET : DMAC0RX_OFFSET))
  111. #define DIR_TX(node) (DIR + (node ? DMAC1TX_OFFSET : DMAC0TX_OFFSET))
  112. #define DCR 0x15 /* DMA Command */
  113. #define DCR_RX(node) (DCR + (node ? DMAC1RX_OFFSET : DMAC0RX_OFFSET))
  114. #define DCR_TX(node) (DCR + (node ? DMAC1TX_OFFSET : DMAC0TX_OFFSET))
  115. /* Descriptor Structure */
  116. typedef struct {
  117. u16 cp; /* Chain Pointer */
  118. u32 bp; /* Buffer Pointer (24 bits) */
  119. u16 len; /* Data Length */
  120. u8 stat; /* Status */
  121. u8 unused; /* pads to 2-byte boundary */
  122. }__packed pkt_desc;
  123. /* Packet Descriptor Status bits */
  124. #define ST_TX_EOM 0x80 /* End of frame */
  125. #define ST_TX_EOT 0x01 /* End of transmission */
  126. #define ST_RX_EOM 0x80 /* End of frame */
  127. #define ST_RX_SHORT 0x40 /* Short frame */
  128. #define ST_RX_ABORT 0x20 /* Abort */
  129. #define ST_RX_RESBIT 0x10 /* Residual bit */
  130. #define ST_RX_OVERRUN 0x08 /* Overrun */
  131. #define ST_RX_CRC 0x04 /* CRC */
  132. #define ST_ERROR_MASK 0x7C
  133. #define DIR_EOTE 0x80 /* Transfer completed */
  134. #define DIR_EOME 0x40 /* Frame Transfer Completed (chained-block) */
  135. #define DIR_BOFE 0x20 /* Buffer Overflow/Underflow (chained-block)*/
  136. #define DIR_COFE 0x10 /* Counter Overflow (chained-block) */
  137. #define DSR_EOT 0x80 /* Transfer completed */
  138. #define DSR_EOM 0x40 /* Frame Transfer Completed (chained-block) */
  139. #define DSR_BOF 0x20 /* Buffer Overflow/Underflow (chained-block)*/
  140. #define DSR_COF 0x10 /* Counter Overflow (chained-block) */
  141. #define DSR_DE 0x02 /* DMA Enable */
  142. #define DSR_DWE 0x01 /* DMA Write Disable */
  143. /* DMA Master Enable Register (DMER) bits */
  144. #define DMER_DME 0x80 /* DMA Master Enable */
  145. #define CMD_RESET 0x21 /* Reset Channel */
  146. #define CMD_TX_ENABLE 0x02 /* Start transmitter */
  147. #define CMD_RX_ENABLE 0x12 /* Start receiver */
  148. #define MD0_HDLC 0x80 /* Bit-sync HDLC mode */
  149. #define MD0_CRC_ENA 0x04 /* Enable CRC code calculation */
  150. #define MD0_CRC_CCITT 0x02 /* CCITT CRC instead of CRC-16 */
  151. #define MD0_CRC_PR1 0x01 /* Initial all-ones instead of all-zeros */
  152. #define MD0_CRC_NONE 0x00
  153. #define MD0_CRC_16_0 0x04
  154. #define MD0_CRC_16 0x05
  155. #define MD0_CRC_ITU_0 0x06
  156. #define MD0_CRC_ITU 0x07
  157. #define MD2_NRZ 0x00
  158. #define MD2_NRZI 0x20
  159. #define MD2_MANCHESTER 0x80
  160. #define MD2_FM_MARK 0xA0
  161. #define MD2_FM_SPACE 0xC0
  162. #define MD2_LOOPBACK 0x03 /* Local data Loopback */
  163. #define CTL_NORTS 0x01
  164. #define CTL_IDLE 0x10 /* Transmit an idle pattern */
  165. #define CTL_UDRNC 0x20 /* Idle after CRC or FCS+flag transmission */
  166. #define ST0_TXRDY 0x02 /* TX ready */
  167. #define ST0_RXRDY 0x01 /* RX ready */
  168. #define ST1_UDRN 0x80 /* MSCI TX underrun */
  169. #define ST1_CDCD 0x04 /* DCD level changed */
  170. #define ST3_CTS 0x08 /* modem input - /CTS */
  171. #define ST3_DCD 0x04 /* modem input - /DCD */
  172. #define IE0_TXINT 0x80 /* TX INT MSCI interrupt enable */
  173. #define IE0_RXINTA 0x40 /* RX INT A MSCI interrupt enable */
  174. #define IE1_UDRN 0x80 /* TX underrun MSCI interrupt enable */
  175. #define IE1_CDCD 0x04 /* DCD level changed */
  176. #define DCR_ABORT 0x01 /* Software abort command */
  177. #define DCR_CLEAR_EOF 0x02 /* Clear EOF interrupt */
  178. /* TX and RX Clock Source - RXS and TXS */
  179. #define CLK_BRG_MASK 0x0F
  180. #define CLK_LINE_RX 0x00 /* TX/RX clock line input */
  181. #define CLK_LINE_TX 0x00 /* TX/RX line input */
  182. #define CLK_BRG_RX 0x40 /* internal baud rate generator */
  183. #define CLK_BRG_TX 0x40 /* internal baud rate generator */
  184. #define CLK_RXCLK_TX 0x60 /* TX clock from RX clock */
  185. #endif