mdio-cavium.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009-2016 Cavium, Inc.
  7. */
  8. enum cavium_mdiobus_mode {
  9. UNINIT = 0,
  10. C22,
  11. C45
  12. };
  13. #define SMI_CMD 0x0
  14. #define SMI_WR_DAT 0x8
  15. #define SMI_RD_DAT 0x10
  16. #define SMI_CLK 0x18
  17. #define SMI_EN 0x20
  18. #ifdef __BIG_ENDIAN_BITFIELD
  19. #define OCT_MDIO_BITFIELD_FIELD(field, more) \
  20. field; \
  21. more
  22. #else
  23. #define OCT_MDIO_BITFIELD_FIELD(field, more) \
  24. more \
  25. field;
  26. #endif
  27. union cvmx_smix_clk {
  28. u64 u64;
  29. struct cvmx_smix_clk_s {
  30. OCT_MDIO_BITFIELD_FIELD(u64 reserved_25_63:39,
  31. OCT_MDIO_BITFIELD_FIELD(u64 mode:1,
  32. OCT_MDIO_BITFIELD_FIELD(u64 reserved_21_23:3,
  33. OCT_MDIO_BITFIELD_FIELD(u64 sample_hi:5,
  34. OCT_MDIO_BITFIELD_FIELD(u64 sample_mode:1,
  35. OCT_MDIO_BITFIELD_FIELD(u64 reserved_14_14:1,
  36. OCT_MDIO_BITFIELD_FIELD(u64 clk_idle:1,
  37. OCT_MDIO_BITFIELD_FIELD(u64 preamble:1,
  38. OCT_MDIO_BITFIELD_FIELD(u64 sample:4,
  39. OCT_MDIO_BITFIELD_FIELD(u64 phase:8,
  40. ;))))))))))
  41. } s;
  42. };
  43. union cvmx_smix_cmd {
  44. u64 u64;
  45. struct cvmx_smix_cmd_s {
  46. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  47. OCT_MDIO_BITFIELD_FIELD(u64 phy_op:2,
  48. OCT_MDIO_BITFIELD_FIELD(u64 reserved_13_15:3,
  49. OCT_MDIO_BITFIELD_FIELD(u64 phy_adr:5,
  50. OCT_MDIO_BITFIELD_FIELD(u64 reserved_5_7:3,
  51. OCT_MDIO_BITFIELD_FIELD(u64 reg_adr:5,
  52. ;))))))
  53. } s;
  54. };
  55. union cvmx_smix_en {
  56. u64 u64;
  57. struct cvmx_smix_en_s {
  58. OCT_MDIO_BITFIELD_FIELD(u64 reserved_1_63:63,
  59. OCT_MDIO_BITFIELD_FIELD(u64 en:1,
  60. ;))
  61. } s;
  62. };
  63. union cvmx_smix_rd_dat {
  64. u64 u64;
  65. struct cvmx_smix_rd_dat_s {
  66. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  67. OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
  68. OCT_MDIO_BITFIELD_FIELD(u64 val:1,
  69. OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
  70. ;))))
  71. } s;
  72. };
  73. union cvmx_smix_wr_dat {
  74. u64 u64;
  75. struct cvmx_smix_wr_dat_s {
  76. OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
  77. OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
  78. OCT_MDIO_BITFIELD_FIELD(u64 val:1,
  79. OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
  80. ;))))
  81. } s;
  82. };
  83. struct cavium_mdiobus {
  84. struct mii_bus *mii_bus;
  85. u64 register_base;
  86. enum cavium_mdiobus_mode mode;
  87. };
  88. #ifdef CONFIG_CAVIUM_OCTEON_SOC
  89. #include <asm/octeon/octeon.h>
  90. static inline void oct_mdio_writeq(u64 val, u64 addr)
  91. {
  92. cvmx_write_csr(addr, val);
  93. }
  94. static inline u64 oct_mdio_readq(u64 addr)
  95. {
  96. return cvmx_read_csr(addr);
  97. }
  98. #else
  99. #define oct_mdio_writeq(val, addr) writeq(val, (void *)addr)
  100. #define oct_mdio_readq(addr) readq((void *)addr)
  101. #endif
  102. int cavium_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum);
  103. int cavium_mdiobus_write(struct mii_bus *bus, int phy_id, int regnum, u16 val);