qlge.h 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339
  1. /*
  2. * QLogic QLA41xx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qlge for copyright and licensing details.
  6. */
  7. #ifndef _QLGE_H_
  8. #define _QLGE_H_
  9. #include <linux/interrupt.h>
  10. #include <linux/pci.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/rtnetlink.h>
  13. #include <linux/if_vlan.h>
  14. /*
  15. * General definitions...
  16. */
  17. #define DRV_NAME "qlge"
  18. #define DRV_STRING "QLogic 10 Gigabit PCI-E Ethernet Driver "
  19. #define DRV_VERSION "1.00.00.35"
  20. #define WQ_ADDR_ALIGN 0x3 /* 4 byte alignment */
  21. #define QLGE_VENDOR_ID 0x1077
  22. #define QLGE_DEVICE_ID_8012 0x8012
  23. #define QLGE_DEVICE_ID_8000 0x8000
  24. #define QLGE_MEZZ_SSYS_ID_068 0x0068
  25. #define QLGE_MEZZ_SSYS_ID_180 0x0180
  26. #define MAX_CPUS 8
  27. #define MAX_TX_RINGS MAX_CPUS
  28. #define MAX_RX_RINGS ((MAX_CPUS * 2) + 1)
  29. #define NUM_TX_RING_ENTRIES 256
  30. #define NUM_RX_RING_ENTRIES 256
  31. #define NUM_SMALL_BUFFERS 512
  32. #define NUM_LARGE_BUFFERS 512
  33. #define DB_PAGE_SIZE 4096
  34. /* Calculate the number of (4k) pages required to
  35. * contain a buffer queue of the given length.
  36. */
  37. #define MAX_DB_PAGES_PER_BQ(x) \
  38. (((x * sizeof(u64)) / DB_PAGE_SIZE) + \
  39. (((x * sizeof(u64)) % DB_PAGE_SIZE) ? 1 : 0))
  40. #define RX_RING_SHADOW_SPACE (sizeof(u64) + \
  41. MAX_DB_PAGES_PER_BQ(NUM_SMALL_BUFFERS) * sizeof(u64) + \
  42. MAX_DB_PAGES_PER_BQ(NUM_LARGE_BUFFERS) * sizeof(u64))
  43. #define LARGE_BUFFER_MAX_SIZE 8192
  44. #define LARGE_BUFFER_MIN_SIZE 2048
  45. #define MAX_CQ 128
  46. #define DFLT_COALESCE_WAIT 100 /* 100 usec wait for coalescing */
  47. #define MAX_INTER_FRAME_WAIT 10 /* 10 usec max interframe-wait for coalescing */
  48. #define DFLT_INTER_FRAME_WAIT (MAX_INTER_FRAME_WAIT/2)
  49. #define UDELAY_COUNT 3
  50. #define UDELAY_DELAY 100
  51. #define TX_DESC_PER_IOCB 8
  52. #if ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2) > 0
  53. #define TX_DESC_PER_OAL ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2)
  54. #else /* all other page sizes */
  55. #define TX_DESC_PER_OAL 0
  56. #endif
  57. /* Word shifting for converting 64-bit
  58. * address to a series of 16-bit words.
  59. * This is used for some MPI firmware
  60. * mailbox commands.
  61. */
  62. #define LSW(x) ((u16)(x))
  63. #define MSW(x) ((u16)((u32)(x) >> 16))
  64. #define LSD(x) ((u32)((u64)(x)))
  65. #define MSD(x) ((u32)((((u64)(x)) >> 32)))
  66. /* MPI test register definitions. This register
  67. * is used for determining alternate NIC function's
  68. * PCI->func number.
  69. */
  70. enum {
  71. MPI_TEST_FUNC_PORT_CFG = 0x1002,
  72. MPI_TEST_FUNC_PRB_CTL = 0x100e,
  73. MPI_TEST_FUNC_PRB_EN = 0x18a20000,
  74. MPI_TEST_FUNC_RST_STS = 0x100a,
  75. MPI_TEST_FUNC_RST_FRC = 0x00000003,
  76. MPI_TEST_NIC_FUNC_MASK = 0x00000007,
  77. MPI_TEST_NIC1_FUNCTION_ENABLE = (1 << 0),
  78. MPI_TEST_NIC1_FUNCTION_MASK = 0x0000000e,
  79. MPI_TEST_NIC1_FUNC_SHIFT = 1,
  80. MPI_TEST_NIC2_FUNCTION_ENABLE = (1 << 4),
  81. MPI_TEST_NIC2_FUNCTION_MASK = 0x000000e0,
  82. MPI_TEST_NIC2_FUNC_SHIFT = 5,
  83. MPI_TEST_FC1_FUNCTION_ENABLE = (1 << 8),
  84. MPI_TEST_FC1_FUNCTION_MASK = 0x00000e00,
  85. MPI_TEST_FC1_FUNCTION_SHIFT = 9,
  86. MPI_TEST_FC2_FUNCTION_ENABLE = (1 << 12),
  87. MPI_TEST_FC2_FUNCTION_MASK = 0x0000e000,
  88. MPI_TEST_FC2_FUNCTION_SHIFT = 13,
  89. MPI_NIC_READ = 0x00000000,
  90. MPI_NIC_REG_BLOCK = 0x00020000,
  91. MPI_NIC_FUNCTION_SHIFT = 6,
  92. };
  93. /*
  94. * Processor Address Register (PROC_ADDR) bit definitions.
  95. */
  96. enum {
  97. /* Misc. stuff */
  98. MAILBOX_COUNT = 16,
  99. MAILBOX_TIMEOUT = 5,
  100. PROC_ADDR_RDY = (1 << 31),
  101. PROC_ADDR_R = (1 << 30),
  102. PROC_ADDR_ERR = (1 << 29),
  103. PROC_ADDR_DA = (1 << 28),
  104. PROC_ADDR_FUNC0_MBI = 0x00001180,
  105. PROC_ADDR_FUNC0_MBO = (PROC_ADDR_FUNC0_MBI + MAILBOX_COUNT),
  106. PROC_ADDR_FUNC0_CTL = 0x000011a1,
  107. PROC_ADDR_FUNC2_MBI = 0x00001280,
  108. PROC_ADDR_FUNC2_MBO = (PROC_ADDR_FUNC2_MBI + MAILBOX_COUNT),
  109. PROC_ADDR_FUNC2_CTL = 0x000012a1,
  110. PROC_ADDR_MPI_RISC = 0x00000000,
  111. PROC_ADDR_MDE = 0x00010000,
  112. PROC_ADDR_REGBLOCK = 0x00020000,
  113. PROC_ADDR_RISC_REG = 0x00030000,
  114. };
  115. /*
  116. * System Register (SYS) bit definitions.
  117. */
  118. enum {
  119. SYS_EFE = (1 << 0),
  120. SYS_FAE = (1 << 1),
  121. SYS_MDC = (1 << 2),
  122. SYS_DST = (1 << 3),
  123. SYS_DWC = (1 << 4),
  124. SYS_EVW = (1 << 5),
  125. SYS_OMP_DLY_MASK = 0x3f000000,
  126. /*
  127. * There are no values defined as of edit #15.
  128. */
  129. SYS_ODI = (1 << 14),
  130. };
  131. /*
  132. * Reset/Failover Register (RST_FO) bit definitions.
  133. */
  134. enum {
  135. RST_FO_TFO = (1 << 0),
  136. RST_FO_RR_MASK = 0x00060000,
  137. RST_FO_RR_CQ_CAM = 0x00000000,
  138. RST_FO_RR_DROP = 0x00000002,
  139. RST_FO_RR_DQ = 0x00000004,
  140. RST_FO_RR_RCV_FUNC_CQ = 0x00000006,
  141. RST_FO_FRB = (1 << 12),
  142. RST_FO_MOP = (1 << 13),
  143. RST_FO_REG = (1 << 14),
  144. RST_FO_FR = (1 << 15),
  145. };
  146. /*
  147. * Function Specific Control Register (FSC) bit definitions.
  148. */
  149. enum {
  150. FSC_DBRST_MASK = 0x00070000,
  151. FSC_DBRST_256 = 0x00000000,
  152. FSC_DBRST_512 = 0x00000001,
  153. FSC_DBRST_768 = 0x00000002,
  154. FSC_DBRST_1024 = 0x00000003,
  155. FSC_DBL_MASK = 0x00180000,
  156. FSC_DBL_DBRST = 0x00000000,
  157. FSC_DBL_MAX_PLD = 0x00000008,
  158. FSC_DBL_MAX_BRST = 0x00000010,
  159. FSC_DBL_128_BYTES = 0x00000018,
  160. FSC_EC = (1 << 5),
  161. FSC_EPC_MASK = 0x00c00000,
  162. FSC_EPC_INBOUND = (1 << 6),
  163. FSC_EPC_OUTBOUND = (1 << 7),
  164. FSC_VM_PAGESIZE_MASK = 0x07000000,
  165. FSC_VM_PAGE_2K = 0x00000100,
  166. FSC_VM_PAGE_4K = 0x00000200,
  167. FSC_VM_PAGE_8K = 0x00000300,
  168. FSC_VM_PAGE_64K = 0x00000600,
  169. FSC_SH = (1 << 11),
  170. FSC_DSB = (1 << 12),
  171. FSC_STE = (1 << 13),
  172. FSC_FE = (1 << 15),
  173. };
  174. /*
  175. * Host Command Status Register (CSR) bit definitions.
  176. */
  177. enum {
  178. CSR_ERR_STS_MASK = 0x0000003f,
  179. /*
  180. * There are no valued defined as of edit #15.
  181. */
  182. CSR_RR = (1 << 8),
  183. CSR_HRI = (1 << 9),
  184. CSR_RP = (1 << 10),
  185. CSR_CMD_PARM_SHIFT = 22,
  186. CSR_CMD_NOP = 0x00000000,
  187. CSR_CMD_SET_RST = 0x10000000,
  188. CSR_CMD_CLR_RST = 0x20000000,
  189. CSR_CMD_SET_PAUSE = 0x30000000,
  190. CSR_CMD_CLR_PAUSE = 0x40000000,
  191. CSR_CMD_SET_H2R_INT = 0x50000000,
  192. CSR_CMD_CLR_H2R_INT = 0x60000000,
  193. CSR_CMD_PAR_EN = 0x70000000,
  194. CSR_CMD_SET_BAD_PAR = 0x80000000,
  195. CSR_CMD_CLR_BAD_PAR = 0x90000000,
  196. CSR_CMD_CLR_R2PCI_INT = 0xa0000000,
  197. };
  198. /*
  199. * Configuration Register (CFG) bit definitions.
  200. */
  201. enum {
  202. CFG_LRQ = (1 << 0),
  203. CFG_DRQ = (1 << 1),
  204. CFG_LR = (1 << 2),
  205. CFG_DR = (1 << 3),
  206. CFG_LE = (1 << 5),
  207. CFG_LCQ = (1 << 6),
  208. CFG_DCQ = (1 << 7),
  209. CFG_Q_SHIFT = 8,
  210. CFG_Q_MASK = 0x7f000000,
  211. };
  212. /*
  213. * Status Register (STS) bit definitions.
  214. */
  215. enum {
  216. STS_FE = (1 << 0),
  217. STS_PI = (1 << 1),
  218. STS_PL0 = (1 << 2),
  219. STS_PL1 = (1 << 3),
  220. STS_PI0 = (1 << 4),
  221. STS_PI1 = (1 << 5),
  222. STS_FUNC_ID_MASK = 0x000000c0,
  223. STS_FUNC_ID_SHIFT = 6,
  224. STS_F0E = (1 << 8),
  225. STS_F1E = (1 << 9),
  226. STS_F2E = (1 << 10),
  227. STS_F3E = (1 << 11),
  228. STS_NFE = (1 << 12),
  229. };
  230. /*
  231. * Interrupt Enable Register (INTR_EN) bit definitions.
  232. */
  233. enum {
  234. INTR_EN_INTR_MASK = 0x007f0000,
  235. INTR_EN_TYPE_MASK = 0x03000000,
  236. INTR_EN_TYPE_ENABLE = 0x00000100,
  237. INTR_EN_TYPE_DISABLE = 0x00000200,
  238. INTR_EN_TYPE_READ = 0x00000300,
  239. INTR_EN_IHD = (1 << 13),
  240. INTR_EN_IHD_MASK = (INTR_EN_IHD << 16),
  241. INTR_EN_EI = (1 << 14),
  242. INTR_EN_EN = (1 << 15),
  243. };
  244. /*
  245. * Interrupt Mask Register (INTR_MASK) bit definitions.
  246. */
  247. enum {
  248. INTR_MASK_PI = (1 << 0),
  249. INTR_MASK_HL0 = (1 << 1),
  250. INTR_MASK_LH0 = (1 << 2),
  251. INTR_MASK_HL1 = (1 << 3),
  252. INTR_MASK_LH1 = (1 << 4),
  253. INTR_MASK_SE = (1 << 5),
  254. INTR_MASK_LSC = (1 << 6),
  255. INTR_MASK_MC = (1 << 7),
  256. INTR_MASK_LINK_IRQS = INTR_MASK_LSC | INTR_MASK_SE | INTR_MASK_MC,
  257. };
  258. /*
  259. * Register (REV_ID) bit definitions.
  260. */
  261. enum {
  262. REV_ID_MASK = 0x0000000f,
  263. REV_ID_NICROLL_SHIFT = 0,
  264. REV_ID_NICREV_SHIFT = 4,
  265. REV_ID_XGROLL_SHIFT = 8,
  266. REV_ID_XGREV_SHIFT = 12,
  267. REV_ID_CHIPREV_SHIFT = 28,
  268. };
  269. /*
  270. * Force ECC Error Register (FRC_ECC_ERR) bit definitions.
  271. */
  272. enum {
  273. FRC_ECC_ERR_VW = (1 << 12),
  274. FRC_ECC_ERR_VB = (1 << 13),
  275. FRC_ECC_ERR_NI = (1 << 14),
  276. FRC_ECC_ERR_NO = (1 << 15),
  277. FRC_ECC_PFE_SHIFT = 16,
  278. FRC_ECC_ERR_DO = (1 << 18),
  279. FRC_ECC_P14 = (1 << 19),
  280. };
  281. /*
  282. * Error Status Register (ERR_STS) bit definitions.
  283. */
  284. enum {
  285. ERR_STS_NOF = (1 << 0),
  286. ERR_STS_NIF = (1 << 1),
  287. ERR_STS_DRP = (1 << 2),
  288. ERR_STS_XGP = (1 << 3),
  289. ERR_STS_FOU = (1 << 4),
  290. ERR_STS_FOC = (1 << 5),
  291. ERR_STS_FOF = (1 << 6),
  292. ERR_STS_FIU = (1 << 7),
  293. ERR_STS_FIC = (1 << 8),
  294. ERR_STS_FIF = (1 << 9),
  295. ERR_STS_MOF = (1 << 10),
  296. ERR_STS_TA = (1 << 11),
  297. ERR_STS_MA = (1 << 12),
  298. ERR_STS_MPE = (1 << 13),
  299. ERR_STS_SCE = (1 << 14),
  300. ERR_STS_STE = (1 << 15),
  301. ERR_STS_FOW = (1 << 16),
  302. ERR_STS_UE = (1 << 17),
  303. ERR_STS_MCH = (1 << 26),
  304. ERR_STS_LOC_SHIFT = 27,
  305. };
  306. /*
  307. * RAM Debug Address Register (RAM_DBG_ADDR) bit definitions.
  308. */
  309. enum {
  310. RAM_DBG_ADDR_FW = (1 << 30),
  311. RAM_DBG_ADDR_FR = (1 << 31),
  312. };
  313. /*
  314. * Semaphore Register (SEM) bit definitions.
  315. */
  316. enum {
  317. /*
  318. * Example:
  319. * reg = SEM_XGMAC0_MASK | (SEM_SET << SEM_XGMAC0_SHIFT)
  320. */
  321. SEM_CLEAR = 0,
  322. SEM_SET = 1,
  323. SEM_FORCE = 3,
  324. SEM_XGMAC0_SHIFT = 0,
  325. SEM_XGMAC1_SHIFT = 2,
  326. SEM_ICB_SHIFT = 4,
  327. SEM_MAC_ADDR_SHIFT = 6,
  328. SEM_FLASH_SHIFT = 8,
  329. SEM_PROBE_SHIFT = 10,
  330. SEM_RT_IDX_SHIFT = 12,
  331. SEM_PROC_REG_SHIFT = 14,
  332. SEM_XGMAC0_MASK = 0x00030000,
  333. SEM_XGMAC1_MASK = 0x000c0000,
  334. SEM_ICB_MASK = 0x00300000,
  335. SEM_MAC_ADDR_MASK = 0x00c00000,
  336. SEM_FLASH_MASK = 0x03000000,
  337. SEM_PROBE_MASK = 0x0c000000,
  338. SEM_RT_IDX_MASK = 0x30000000,
  339. SEM_PROC_REG_MASK = 0xc0000000,
  340. };
  341. /*
  342. * 10G MAC Address Register (XGMAC_ADDR) bit definitions.
  343. */
  344. enum {
  345. XGMAC_ADDR_RDY = (1 << 31),
  346. XGMAC_ADDR_R = (1 << 30),
  347. XGMAC_ADDR_XME = (1 << 29),
  348. /* XGMAC control registers */
  349. PAUSE_SRC_LO = 0x00000100,
  350. PAUSE_SRC_HI = 0x00000104,
  351. GLOBAL_CFG = 0x00000108,
  352. GLOBAL_CFG_RESET = (1 << 0),
  353. GLOBAL_CFG_JUMBO = (1 << 6),
  354. GLOBAL_CFG_TX_STAT_EN = (1 << 10),
  355. GLOBAL_CFG_RX_STAT_EN = (1 << 11),
  356. TX_CFG = 0x0000010c,
  357. TX_CFG_RESET = (1 << 0),
  358. TX_CFG_EN = (1 << 1),
  359. TX_CFG_PREAM = (1 << 2),
  360. RX_CFG = 0x00000110,
  361. RX_CFG_RESET = (1 << 0),
  362. RX_CFG_EN = (1 << 1),
  363. RX_CFG_PREAM = (1 << 2),
  364. FLOW_CTL = 0x0000011c,
  365. PAUSE_OPCODE = 0x00000120,
  366. PAUSE_TIMER = 0x00000124,
  367. PAUSE_FRM_DEST_LO = 0x00000128,
  368. PAUSE_FRM_DEST_HI = 0x0000012c,
  369. MAC_TX_PARAMS = 0x00000134,
  370. MAC_TX_PARAMS_JUMBO = (1 << 31),
  371. MAC_TX_PARAMS_SIZE_SHIFT = 16,
  372. MAC_RX_PARAMS = 0x00000138,
  373. MAC_SYS_INT = 0x00000144,
  374. MAC_SYS_INT_MASK = 0x00000148,
  375. MAC_MGMT_INT = 0x0000014c,
  376. MAC_MGMT_IN_MASK = 0x00000150,
  377. EXT_ARB_MODE = 0x000001fc,
  378. /* XGMAC TX statistics registers */
  379. TX_PKTS = 0x00000200,
  380. TX_BYTES = 0x00000208,
  381. TX_MCAST_PKTS = 0x00000210,
  382. TX_BCAST_PKTS = 0x00000218,
  383. TX_UCAST_PKTS = 0x00000220,
  384. TX_CTL_PKTS = 0x00000228,
  385. TX_PAUSE_PKTS = 0x00000230,
  386. TX_64_PKT = 0x00000238,
  387. TX_65_TO_127_PKT = 0x00000240,
  388. TX_128_TO_255_PKT = 0x00000248,
  389. TX_256_511_PKT = 0x00000250,
  390. TX_512_TO_1023_PKT = 0x00000258,
  391. TX_1024_TO_1518_PKT = 0x00000260,
  392. TX_1519_TO_MAX_PKT = 0x00000268,
  393. TX_UNDERSIZE_PKT = 0x00000270,
  394. TX_OVERSIZE_PKT = 0x00000278,
  395. /* XGMAC statistics control registers */
  396. RX_HALF_FULL_DET = 0x000002a0,
  397. TX_HALF_FULL_DET = 0x000002a4,
  398. RX_OVERFLOW_DET = 0x000002a8,
  399. TX_OVERFLOW_DET = 0x000002ac,
  400. RX_HALF_FULL_MASK = 0x000002b0,
  401. TX_HALF_FULL_MASK = 0x000002b4,
  402. RX_OVERFLOW_MASK = 0x000002b8,
  403. TX_OVERFLOW_MASK = 0x000002bc,
  404. STAT_CNT_CTL = 0x000002c0,
  405. STAT_CNT_CTL_CLEAR_TX = (1 << 0),
  406. STAT_CNT_CTL_CLEAR_RX = (1 << 1),
  407. AUX_RX_HALF_FULL_DET = 0x000002d0,
  408. AUX_TX_HALF_FULL_DET = 0x000002d4,
  409. AUX_RX_OVERFLOW_DET = 0x000002d8,
  410. AUX_TX_OVERFLOW_DET = 0x000002dc,
  411. AUX_RX_HALF_FULL_MASK = 0x000002f0,
  412. AUX_TX_HALF_FULL_MASK = 0x000002f4,
  413. AUX_RX_OVERFLOW_MASK = 0x000002f8,
  414. AUX_TX_OVERFLOW_MASK = 0x000002fc,
  415. /* XGMAC RX statistics registers */
  416. RX_BYTES = 0x00000300,
  417. RX_BYTES_OK = 0x00000308,
  418. RX_PKTS = 0x00000310,
  419. RX_PKTS_OK = 0x00000318,
  420. RX_BCAST_PKTS = 0x00000320,
  421. RX_MCAST_PKTS = 0x00000328,
  422. RX_UCAST_PKTS = 0x00000330,
  423. RX_UNDERSIZE_PKTS = 0x00000338,
  424. RX_OVERSIZE_PKTS = 0x00000340,
  425. RX_JABBER_PKTS = 0x00000348,
  426. RX_UNDERSIZE_FCERR_PKTS = 0x00000350,
  427. RX_DROP_EVENTS = 0x00000358,
  428. RX_FCERR_PKTS = 0x00000360,
  429. RX_ALIGN_ERR = 0x00000368,
  430. RX_SYMBOL_ERR = 0x00000370,
  431. RX_MAC_ERR = 0x00000378,
  432. RX_CTL_PKTS = 0x00000380,
  433. RX_PAUSE_PKTS = 0x00000388,
  434. RX_64_PKTS = 0x00000390,
  435. RX_65_TO_127_PKTS = 0x00000398,
  436. RX_128_255_PKTS = 0x000003a0,
  437. RX_256_511_PKTS = 0x000003a8,
  438. RX_512_TO_1023_PKTS = 0x000003b0,
  439. RX_1024_TO_1518_PKTS = 0x000003b8,
  440. RX_1519_TO_MAX_PKTS = 0x000003c0,
  441. RX_LEN_ERR_PKTS = 0x000003c8,
  442. /* XGMAC MDIO control registers */
  443. MDIO_TX_DATA = 0x00000400,
  444. MDIO_RX_DATA = 0x00000410,
  445. MDIO_CMD = 0x00000420,
  446. MDIO_PHY_ADDR = 0x00000430,
  447. MDIO_PORT = 0x00000440,
  448. MDIO_STATUS = 0x00000450,
  449. XGMAC_REGISTER_END = 0x00000740,
  450. };
  451. /*
  452. * Enhanced Transmission Schedule Registers (NIC_ETS,CNA_ETS) bit definitions.
  453. */
  454. enum {
  455. ETS_QUEUE_SHIFT = 29,
  456. ETS_REF = (1 << 26),
  457. ETS_RS = (1 << 27),
  458. ETS_P = (1 << 28),
  459. ETS_FC_COS_SHIFT = 23,
  460. };
  461. /*
  462. * Flash Address Register (FLASH_ADDR) bit definitions.
  463. */
  464. enum {
  465. FLASH_ADDR_RDY = (1 << 31),
  466. FLASH_ADDR_R = (1 << 30),
  467. FLASH_ADDR_ERR = (1 << 29),
  468. };
  469. /*
  470. * Stop CQ Processing Register (CQ_STOP) bit definitions.
  471. */
  472. enum {
  473. CQ_STOP_QUEUE_MASK = (0x007f0000),
  474. CQ_STOP_TYPE_MASK = (0x03000000),
  475. CQ_STOP_TYPE_START = 0x00000100,
  476. CQ_STOP_TYPE_STOP = 0x00000200,
  477. CQ_STOP_TYPE_READ = 0x00000300,
  478. CQ_STOP_EN = (1 << 15),
  479. };
  480. /*
  481. * MAC Protocol Address Index Register (MAC_ADDR_IDX) bit definitions.
  482. */
  483. enum {
  484. MAC_ADDR_IDX_SHIFT = 4,
  485. MAC_ADDR_TYPE_SHIFT = 16,
  486. MAC_ADDR_TYPE_COUNT = 10,
  487. MAC_ADDR_TYPE_MASK = 0x000f0000,
  488. MAC_ADDR_TYPE_CAM_MAC = 0x00000000,
  489. MAC_ADDR_TYPE_MULTI_MAC = 0x00010000,
  490. MAC_ADDR_TYPE_VLAN = 0x00020000,
  491. MAC_ADDR_TYPE_MULTI_FLTR = 0x00030000,
  492. MAC_ADDR_TYPE_FC_MAC = 0x00040000,
  493. MAC_ADDR_TYPE_MGMT_MAC = 0x00050000,
  494. MAC_ADDR_TYPE_MGMT_VLAN = 0x00060000,
  495. MAC_ADDR_TYPE_MGMT_V4 = 0x00070000,
  496. MAC_ADDR_TYPE_MGMT_V6 = 0x00080000,
  497. MAC_ADDR_TYPE_MGMT_TU_DP = 0x00090000,
  498. MAC_ADDR_ADR = (1 << 25),
  499. MAC_ADDR_RS = (1 << 26),
  500. MAC_ADDR_E = (1 << 27),
  501. MAC_ADDR_MR = (1 << 30),
  502. MAC_ADDR_MW = (1 << 31),
  503. MAX_MULTICAST_ENTRIES = 32,
  504. /* Entry count and words per entry
  505. * for each address type in the filter.
  506. */
  507. MAC_ADDR_MAX_CAM_ENTRIES = 512,
  508. MAC_ADDR_MAX_CAM_WCOUNT = 3,
  509. MAC_ADDR_MAX_MULTICAST_ENTRIES = 32,
  510. MAC_ADDR_MAX_MULTICAST_WCOUNT = 2,
  511. MAC_ADDR_MAX_VLAN_ENTRIES = 4096,
  512. MAC_ADDR_MAX_VLAN_WCOUNT = 1,
  513. MAC_ADDR_MAX_MCAST_FLTR_ENTRIES = 4096,
  514. MAC_ADDR_MAX_MCAST_FLTR_WCOUNT = 1,
  515. MAC_ADDR_MAX_FC_MAC_ENTRIES = 4,
  516. MAC_ADDR_MAX_FC_MAC_WCOUNT = 2,
  517. MAC_ADDR_MAX_MGMT_MAC_ENTRIES = 8,
  518. MAC_ADDR_MAX_MGMT_MAC_WCOUNT = 2,
  519. MAC_ADDR_MAX_MGMT_VLAN_ENTRIES = 16,
  520. MAC_ADDR_MAX_MGMT_VLAN_WCOUNT = 1,
  521. MAC_ADDR_MAX_MGMT_V4_ENTRIES = 4,
  522. MAC_ADDR_MAX_MGMT_V4_WCOUNT = 1,
  523. MAC_ADDR_MAX_MGMT_V6_ENTRIES = 4,
  524. MAC_ADDR_MAX_MGMT_V6_WCOUNT = 4,
  525. MAC_ADDR_MAX_MGMT_TU_DP_ENTRIES = 4,
  526. MAC_ADDR_MAX_MGMT_TU_DP_WCOUNT = 1,
  527. };
  528. /*
  529. * MAC Protocol Address Index Register (SPLT_HDR) bit definitions.
  530. */
  531. enum {
  532. SPLT_HDR_EP = (1 << 31),
  533. };
  534. /*
  535. * FCoE Receive Configuration Register (FC_RCV_CFG) bit definitions.
  536. */
  537. enum {
  538. FC_RCV_CFG_ECT = (1 << 15),
  539. FC_RCV_CFG_DFH = (1 << 20),
  540. FC_RCV_CFG_DVF = (1 << 21),
  541. FC_RCV_CFG_RCE = (1 << 27),
  542. FC_RCV_CFG_RFE = (1 << 28),
  543. FC_RCV_CFG_TEE = (1 << 29),
  544. FC_RCV_CFG_TCE = (1 << 30),
  545. FC_RCV_CFG_TFE = (1 << 31),
  546. };
  547. /*
  548. * NIC Receive Configuration Register (NIC_RCV_CFG) bit definitions.
  549. */
  550. enum {
  551. NIC_RCV_CFG_PPE = (1 << 0),
  552. NIC_RCV_CFG_VLAN_MASK = 0x00060000,
  553. NIC_RCV_CFG_VLAN_ALL = 0x00000000,
  554. NIC_RCV_CFG_VLAN_MATCH_ONLY = 0x00000002,
  555. NIC_RCV_CFG_VLAN_MATCH_AND_NON = 0x00000004,
  556. NIC_RCV_CFG_VLAN_NONE_AND_NON = 0x00000006,
  557. NIC_RCV_CFG_RV = (1 << 3),
  558. NIC_RCV_CFG_DFQ_MASK = (0x7f000000),
  559. NIC_RCV_CFG_DFQ_SHIFT = 8,
  560. NIC_RCV_CFG_DFQ = 0, /* HARDCODE default queue to 0. */
  561. };
  562. /*
  563. * Mgmt Receive Configuration Register (MGMT_RCV_CFG) bit definitions.
  564. */
  565. enum {
  566. MGMT_RCV_CFG_ARP = (1 << 0),
  567. MGMT_RCV_CFG_DHC = (1 << 1),
  568. MGMT_RCV_CFG_DHS = (1 << 2),
  569. MGMT_RCV_CFG_NP = (1 << 3),
  570. MGMT_RCV_CFG_I6N = (1 << 4),
  571. MGMT_RCV_CFG_I6R = (1 << 5),
  572. MGMT_RCV_CFG_DH6 = (1 << 6),
  573. MGMT_RCV_CFG_UD1 = (1 << 7),
  574. MGMT_RCV_CFG_UD0 = (1 << 8),
  575. MGMT_RCV_CFG_BCT = (1 << 9),
  576. MGMT_RCV_CFG_MCT = (1 << 10),
  577. MGMT_RCV_CFG_DM = (1 << 11),
  578. MGMT_RCV_CFG_RM = (1 << 12),
  579. MGMT_RCV_CFG_STL = (1 << 13),
  580. MGMT_RCV_CFG_VLAN_MASK = 0xc0000000,
  581. MGMT_RCV_CFG_VLAN_ALL = 0x00000000,
  582. MGMT_RCV_CFG_VLAN_MATCH_ONLY = 0x00004000,
  583. MGMT_RCV_CFG_VLAN_MATCH_AND_NON = 0x00008000,
  584. MGMT_RCV_CFG_VLAN_NONE_AND_NON = 0x0000c000,
  585. };
  586. /*
  587. * Routing Index Register (RT_IDX) bit definitions.
  588. */
  589. enum {
  590. RT_IDX_IDX_SHIFT = 8,
  591. RT_IDX_TYPE_MASK = 0x000f0000,
  592. RT_IDX_TYPE_SHIFT = 16,
  593. RT_IDX_TYPE_RT = 0x00000000,
  594. RT_IDX_TYPE_RT_INV = 0x00010000,
  595. RT_IDX_TYPE_NICQ = 0x00020000,
  596. RT_IDX_TYPE_NICQ_INV = 0x00030000,
  597. RT_IDX_DST_MASK = 0x00700000,
  598. RT_IDX_DST_RSS = 0x00000000,
  599. RT_IDX_DST_CAM_Q = 0x00100000,
  600. RT_IDX_DST_COS_Q = 0x00200000,
  601. RT_IDX_DST_DFLT_Q = 0x00300000,
  602. RT_IDX_DST_DEST_Q = 0x00400000,
  603. RT_IDX_RS = (1 << 26),
  604. RT_IDX_E = (1 << 27),
  605. RT_IDX_MR = (1 << 30),
  606. RT_IDX_MW = (1 << 31),
  607. /* Nic Queue format - type 2 bits */
  608. RT_IDX_BCAST = (1 << 0),
  609. RT_IDX_MCAST = (1 << 1),
  610. RT_IDX_MCAST_MATCH = (1 << 2),
  611. RT_IDX_MCAST_REG_MATCH = (1 << 3),
  612. RT_IDX_MCAST_HASH_MATCH = (1 << 4),
  613. RT_IDX_FC_MACH = (1 << 5),
  614. RT_IDX_ETH_FCOE = (1 << 6),
  615. RT_IDX_CAM_HIT = (1 << 7),
  616. RT_IDX_CAM_BIT0 = (1 << 8),
  617. RT_IDX_CAM_BIT1 = (1 << 9),
  618. RT_IDX_VLAN_TAG = (1 << 10),
  619. RT_IDX_VLAN_MATCH = (1 << 11),
  620. RT_IDX_VLAN_FILTER = (1 << 12),
  621. RT_IDX_ETH_SKIP1 = (1 << 13),
  622. RT_IDX_ETH_SKIP2 = (1 << 14),
  623. RT_IDX_BCAST_MCAST_MATCH = (1 << 15),
  624. RT_IDX_802_3 = (1 << 16),
  625. RT_IDX_LLDP = (1 << 17),
  626. RT_IDX_UNUSED018 = (1 << 18),
  627. RT_IDX_UNUSED019 = (1 << 19),
  628. RT_IDX_UNUSED20 = (1 << 20),
  629. RT_IDX_UNUSED21 = (1 << 21),
  630. RT_IDX_ERR = (1 << 22),
  631. RT_IDX_VALID = (1 << 23),
  632. RT_IDX_TU_CSUM_ERR = (1 << 24),
  633. RT_IDX_IP_CSUM_ERR = (1 << 25),
  634. RT_IDX_MAC_ERR = (1 << 26),
  635. RT_IDX_RSS_TCP6 = (1 << 27),
  636. RT_IDX_RSS_TCP4 = (1 << 28),
  637. RT_IDX_RSS_IPV6 = (1 << 29),
  638. RT_IDX_RSS_IPV4 = (1 << 30),
  639. RT_IDX_RSS_MATCH = (1 << 31),
  640. /* Hierarchy for the NIC Queue Mask */
  641. RT_IDX_ALL_ERR_SLOT = 0,
  642. RT_IDX_MAC_ERR_SLOT = 0,
  643. RT_IDX_IP_CSUM_ERR_SLOT = 1,
  644. RT_IDX_TCP_UDP_CSUM_ERR_SLOT = 2,
  645. RT_IDX_BCAST_SLOT = 3,
  646. RT_IDX_MCAST_MATCH_SLOT = 4,
  647. RT_IDX_ALLMULTI_SLOT = 5,
  648. RT_IDX_UNUSED6_SLOT = 6,
  649. RT_IDX_UNUSED7_SLOT = 7,
  650. RT_IDX_RSS_MATCH_SLOT = 8,
  651. RT_IDX_RSS_IPV4_SLOT = 8,
  652. RT_IDX_RSS_IPV6_SLOT = 9,
  653. RT_IDX_RSS_TCP4_SLOT = 10,
  654. RT_IDX_RSS_TCP6_SLOT = 11,
  655. RT_IDX_CAM_HIT_SLOT = 12,
  656. RT_IDX_UNUSED013 = 13,
  657. RT_IDX_UNUSED014 = 14,
  658. RT_IDX_PROMISCUOUS_SLOT = 15,
  659. RT_IDX_MAX_RT_SLOTS = 8,
  660. RT_IDX_MAX_NIC_SLOTS = 16,
  661. };
  662. /*
  663. * Serdes Address Register (XG_SERDES_ADDR) bit definitions.
  664. */
  665. enum {
  666. XG_SERDES_ADDR_RDY = (1 << 31),
  667. XG_SERDES_ADDR_R = (1 << 30),
  668. XG_SERDES_ADDR_STS = 0x00001E06,
  669. XG_SERDES_ADDR_XFI1_PWR_UP = 0x00000005,
  670. XG_SERDES_ADDR_XFI2_PWR_UP = 0x0000000a,
  671. XG_SERDES_ADDR_XAUI_PWR_DOWN = 0x00000001,
  672. /* Serdes coredump definitions. */
  673. XG_SERDES_XAUI_AN_START = 0x00000000,
  674. XG_SERDES_XAUI_AN_END = 0x00000034,
  675. XG_SERDES_XAUI_HSS_PCS_START = 0x00000800,
  676. XG_SERDES_XAUI_HSS_PCS_END = 0x0000880,
  677. XG_SERDES_XFI_AN_START = 0x00001000,
  678. XG_SERDES_XFI_AN_END = 0x00001034,
  679. XG_SERDES_XFI_TRAIN_START = 0x10001050,
  680. XG_SERDES_XFI_TRAIN_END = 0x1000107C,
  681. XG_SERDES_XFI_HSS_PCS_START = 0x00001800,
  682. XG_SERDES_XFI_HSS_PCS_END = 0x00001838,
  683. XG_SERDES_XFI_HSS_TX_START = 0x00001c00,
  684. XG_SERDES_XFI_HSS_TX_END = 0x00001c1f,
  685. XG_SERDES_XFI_HSS_RX_START = 0x00001c40,
  686. XG_SERDES_XFI_HSS_RX_END = 0x00001c5f,
  687. XG_SERDES_XFI_HSS_PLL_START = 0x00001e00,
  688. XG_SERDES_XFI_HSS_PLL_END = 0x00001e1f,
  689. };
  690. /*
  691. * NIC Probe Mux Address Register (PRB_MX_ADDR) bit definitions.
  692. */
  693. enum {
  694. PRB_MX_ADDR_ARE = (1 << 16),
  695. PRB_MX_ADDR_UP = (1 << 15),
  696. PRB_MX_ADDR_SWP = (1 << 14),
  697. /* Module select values. */
  698. PRB_MX_ADDR_MAX_MODS = 21,
  699. PRB_MX_ADDR_MOD_SEL_SHIFT = 9,
  700. PRB_MX_ADDR_MOD_SEL_TBD = 0,
  701. PRB_MX_ADDR_MOD_SEL_IDE1 = 1,
  702. PRB_MX_ADDR_MOD_SEL_IDE2 = 2,
  703. PRB_MX_ADDR_MOD_SEL_FRB = 3,
  704. PRB_MX_ADDR_MOD_SEL_ODE1 = 4,
  705. PRB_MX_ADDR_MOD_SEL_ODE2 = 5,
  706. PRB_MX_ADDR_MOD_SEL_DA1 = 6,
  707. PRB_MX_ADDR_MOD_SEL_DA2 = 7,
  708. PRB_MX_ADDR_MOD_SEL_IMP1 = 8,
  709. PRB_MX_ADDR_MOD_SEL_IMP2 = 9,
  710. PRB_MX_ADDR_MOD_SEL_OMP1 = 10,
  711. PRB_MX_ADDR_MOD_SEL_OMP2 = 11,
  712. PRB_MX_ADDR_MOD_SEL_ORS1 = 12,
  713. PRB_MX_ADDR_MOD_SEL_ORS2 = 13,
  714. PRB_MX_ADDR_MOD_SEL_REG = 14,
  715. PRB_MX_ADDR_MOD_SEL_MAC1 = 16,
  716. PRB_MX_ADDR_MOD_SEL_MAC2 = 17,
  717. PRB_MX_ADDR_MOD_SEL_VQM1 = 18,
  718. PRB_MX_ADDR_MOD_SEL_VQM2 = 19,
  719. PRB_MX_ADDR_MOD_SEL_MOP = 20,
  720. /* Bit fields indicating which modules
  721. * are valid for each clock domain.
  722. */
  723. PRB_MX_ADDR_VALID_SYS_MOD = 0x000f7ff7,
  724. PRB_MX_ADDR_VALID_PCI_MOD = 0x000040c1,
  725. PRB_MX_ADDR_VALID_XGM_MOD = 0x00037309,
  726. PRB_MX_ADDR_VALID_FC_MOD = 0x00003001,
  727. PRB_MX_ADDR_VALID_TOTAL = 34,
  728. /* Clock domain values. */
  729. PRB_MX_ADDR_CLOCK_SHIFT = 6,
  730. PRB_MX_ADDR_SYS_CLOCK = 0,
  731. PRB_MX_ADDR_PCI_CLOCK = 2,
  732. PRB_MX_ADDR_FC_CLOCK = 5,
  733. PRB_MX_ADDR_XGM_CLOCK = 6,
  734. PRB_MX_ADDR_MAX_MUX = 64,
  735. };
  736. /*
  737. * Control Register Set Map
  738. */
  739. enum {
  740. PROC_ADDR = 0, /* Use semaphore */
  741. PROC_DATA = 0x04, /* Use semaphore */
  742. SYS = 0x08,
  743. RST_FO = 0x0c,
  744. FSC = 0x10,
  745. CSR = 0x14,
  746. LED = 0x18,
  747. ICB_RID = 0x1c, /* Use semaphore */
  748. ICB_L = 0x20, /* Use semaphore */
  749. ICB_H = 0x24, /* Use semaphore */
  750. CFG = 0x28,
  751. BIOS_ADDR = 0x2c,
  752. STS = 0x30,
  753. INTR_EN = 0x34,
  754. INTR_MASK = 0x38,
  755. ISR1 = 0x3c,
  756. ISR2 = 0x40,
  757. ISR3 = 0x44,
  758. ISR4 = 0x48,
  759. REV_ID = 0x4c,
  760. FRC_ECC_ERR = 0x50,
  761. ERR_STS = 0x54,
  762. RAM_DBG_ADDR = 0x58,
  763. RAM_DBG_DATA = 0x5c,
  764. ECC_ERR_CNT = 0x60,
  765. SEM = 0x64,
  766. GPIO_1 = 0x68, /* Use semaphore */
  767. GPIO_2 = 0x6c, /* Use semaphore */
  768. GPIO_3 = 0x70, /* Use semaphore */
  769. RSVD2 = 0x74,
  770. XGMAC_ADDR = 0x78, /* Use semaphore */
  771. XGMAC_DATA = 0x7c, /* Use semaphore */
  772. NIC_ETS = 0x80,
  773. CNA_ETS = 0x84,
  774. FLASH_ADDR = 0x88, /* Use semaphore */
  775. FLASH_DATA = 0x8c, /* Use semaphore */
  776. CQ_STOP = 0x90,
  777. PAGE_TBL_RID = 0x94,
  778. WQ_PAGE_TBL_LO = 0x98,
  779. WQ_PAGE_TBL_HI = 0x9c,
  780. CQ_PAGE_TBL_LO = 0xa0,
  781. CQ_PAGE_TBL_HI = 0xa4,
  782. MAC_ADDR_IDX = 0xa8, /* Use semaphore */
  783. MAC_ADDR_DATA = 0xac, /* Use semaphore */
  784. COS_DFLT_CQ1 = 0xb0,
  785. COS_DFLT_CQ2 = 0xb4,
  786. ETYPE_SKIP1 = 0xb8,
  787. ETYPE_SKIP2 = 0xbc,
  788. SPLT_HDR = 0xc0,
  789. FC_PAUSE_THRES = 0xc4,
  790. NIC_PAUSE_THRES = 0xc8,
  791. FC_ETHERTYPE = 0xcc,
  792. FC_RCV_CFG = 0xd0,
  793. NIC_RCV_CFG = 0xd4,
  794. FC_COS_TAGS = 0xd8,
  795. NIC_COS_TAGS = 0xdc,
  796. MGMT_RCV_CFG = 0xe0,
  797. RT_IDX = 0xe4,
  798. RT_DATA = 0xe8,
  799. RSVD7 = 0xec,
  800. XG_SERDES_ADDR = 0xf0,
  801. XG_SERDES_DATA = 0xf4,
  802. PRB_MX_ADDR = 0xf8, /* Use semaphore */
  803. PRB_MX_DATA = 0xfc, /* Use semaphore */
  804. };
  805. #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  806. #define SMALL_BUFFER_SIZE 256
  807. #define SMALL_BUF_MAP_SIZE SMALL_BUFFER_SIZE
  808. #define SPLT_SETTING FSC_DBRST_1024
  809. #define SPLT_LEN 0
  810. #define QLGE_SB_PAD 0
  811. #else
  812. #define SMALL_BUFFER_SIZE 512
  813. #define SMALL_BUF_MAP_SIZE (SMALL_BUFFER_SIZE / 2)
  814. #define SPLT_SETTING FSC_SH
  815. #define SPLT_LEN (SPLT_HDR_EP | \
  816. min(SMALL_BUF_MAP_SIZE, 1023))
  817. #define QLGE_SB_PAD 32
  818. #endif
  819. /*
  820. * CAM output format.
  821. */
  822. enum {
  823. CAM_OUT_ROUTE_FC = 0,
  824. CAM_OUT_ROUTE_NIC = 1,
  825. CAM_OUT_FUNC_SHIFT = 2,
  826. CAM_OUT_RV = (1 << 4),
  827. CAM_OUT_SH = (1 << 15),
  828. CAM_OUT_CQ_ID_SHIFT = 5,
  829. };
  830. /*
  831. * Mailbox definitions
  832. */
  833. enum {
  834. /* Asynchronous Event Notifications */
  835. AEN_SYS_ERR = 0x00008002,
  836. AEN_LINK_UP = 0x00008011,
  837. AEN_LINK_DOWN = 0x00008012,
  838. AEN_IDC_CMPLT = 0x00008100,
  839. AEN_IDC_REQ = 0x00008101,
  840. AEN_IDC_EXT = 0x00008102,
  841. AEN_DCBX_CHG = 0x00008110,
  842. AEN_AEN_LOST = 0x00008120,
  843. AEN_AEN_SFP_IN = 0x00008130,
  844. AEN_AEN_SFP_OUT = 0x00008131,
  845. AEN_FW_INIT_DONE = 0x00008400,
  846. AEN_FW_INIT_FAIL = 0x00008401,
  847. /* Mailbox Command Opcodes. */
  848. MB_CMD_NOP = 0x00000000,
  849. MB_CMD_EX_FW = 0x00000002,
  850. MB_CMD_MB_TEST = 0x00000006,
  851. MB_CMD_CSUM_TEST = 0x00000007, /* Verify Checksum */
  852. MB_CMD_ABOUT_FW = 0x00000008,
  853. MB_CMD_COPY_RISC_RAM = 0x0000000a,
  854. MB_CMD_LOAD_RISC_RAM = 0x0000000b,
  855. MB_CMD_DUMP_RISC_RAM = 0x0000000c,
  856. MB_CMD_WRITE_RAM = 0x0000000d,
  857. MB_CMD_INIT_RISC_RAM = 0x0000000e,
  858. MB_CMD_READ_RAM = 0x0000000f,
  859. MB_CMD_STOP_FW = 0x00000014,
  860. MB_CMD_MAKE_SYS_ERR = 0x0000002a,
  861. MB_CMD_WRITE_SFP = 0x00000030,
  862. MB_CMD_READ_SFP = 0x00000031,
  863. MB_CMD_INIT_FW = 0x00000060,
  864. MB_CMD_GET_IFCB = 0x00000061,
  865. MB_CMD_GET_FW_STATE = 0x00000069,
  866. MB_CMD_IDC_REQ = 0x00000100, /* Inter-Driver Communication */
  867. MB_CMD_IDC_ACK = 0x00000101, /* Inter-Driver Communication */
  868. MB_CMD_SET_WOL_MODE = 0x00000110, /* Wake On Lan */
  869. MB_WOL_DISABLE = 0,
  870. MB_WOL_MAGIC_PKT = (1 << 1),
  871. MB_WOL_FLTR = (1 << 2),
  872. MB_WOL_UCAST = (1 << 3),
  873. MB_WOL_MCAST = (1 << 4),
  874. MB_WOL_BCAST = (1 << 5),
  875. MB_WOL_LINK_UP = (1 << 6),
  876. MB_WOL_LINK_DOWN = (1 << 7),
  877. MB_WOL_MODE_ON = (1 << 16), /* Wake on Lan Mode on */
  878. MB_CMD_SET_WOL_FLTR = 0x00000111, /* Wake On Lan Filter */
  879. MB_CMD_CLEAR_WOL_FLTR = 0x00000112, /* Wake On Lan Filter */
  880. MB_CMD_SET_WOL_MAGIC = 0x00000113, /* Wake On Lan Magic Packet */
  881. MB_CMD_CLEAR_WOL_MAGIC = 0x00000114,/* Wake On Lan Magic Packet */
  882. MB_CMD_SET_WOL_IMMED = 0x00000115,
  883. MB_CMD_PORT_RESET = 0x00000120,
  884. MB_CMD_SET_PORT_CFG = 0x00000122,
  885. MB_CMD_GET_PORT_CFG = 0x00000123,
  886. MB_CMD_GET_LINK_STS = 0x00000124,
  887. MB_CMD_SET_LED_CFG = 0x00000125, /* Set LED Configuration Register */
  888. QL_LED_BLINK = 0x03e803e8,
  889. MB_CMD_GET_LED_CFG = 0x00000126, /* Get LED Configuration Register */
  890. MB_CMD_SET_MGMNT_TFK_CTL = 0x00000160, /* Set Mgmnt Traffic Control */
  891. MB_SET_MPI_TFK_STOP = (1 << 0),
  892. MB_SET_MPI_TFK_RESUME = (1 << 1),
  893. MB_CMD_GET_MGMNT_TFK_CTL = 0x00000161, /* Get Mgmnt Traffic Control */
  894. MB_GET_MPI_TFK_STOPPED = (1 << 0),
  895. MB_GET_MPI_TFK_FIFO_EMPTY = (1 << 1),
  896. /* Sub-commands for IDC request.
  897. * This describes the reason for the
  898. * IDC request.
  899. */
  900. MB_CMD_IOP_NONE = 0x0000,
  901. MB_CMD_IOP_PREP_UPDATE_MPI = 0x0001,
  902. MB_CMD_IOP_COMP_UPDATE_MPI = 0x0002,
  903. MB_CMD_IOP_PREP_LINK_DOWN = 0x0010,
  904. MB_CMD_IOP_DVR_START = 0x0100,
  905. MB_CMD_IOP_FLASH_ACC = 0x0101,
  906. MB_CMD_IOP_RESTART_MPI = 0x0102,
  907. MB_CMD_IOP_CORE_DUMP_MPI = 0x0103,
  908. /* Mailbox Command Status. */
  909. MB_CMD_STS_GOOD = 0x00004000, /* Success. */
  910. MB_CMD_STS_INTRMDT = 0x00001000, /* Intermediate Complete. */
  911. MB_CMD_STS_INVLD_CMD = 0x00004001, /* Invalid. */
  912. MB_CMD_STS_XFC_ERR = 0x00004002, /* Interface Error. */
  913. MB_CMD_STS_CSUM_ERR = 0x00004003, /* Csum Error. */
  914. MB_CMD_STS_ERR = 0x00004005, /* System Error. */
  915. MB_CMD_STS_PARAM_ERR = 0x00004006, /* Parameter Error. */
  916. };
  917. struct mbox_params {
  918. u32 mbox_in[MAILBOX_COUNT];
  919. u32 mbox_out[MAILBOX_COUNT];
  920. int in_count;
  921. int out_count;
  922. };
  923. struct flash_params_8012 {
  924. u8 dev_id_str[4];
  925. __le16 size;
  926. __le16 csum;
  927. __le16 ver;
  928. __le16 sub_dev_id;
  929. u8 mac_addr[6];
  930. __le16 res;
  931. };
  932. /* 8000 device's flash is a different structure
  933. * at a different offset in flash.
  934. */
  935. #define FUNC0_FLASH_OFFSET 0x140200
  936. #define FUNC1_FLASH_OFFSET 0x140600
  937. /* Flash related data structures. */
  938. struct flash_params_8000 {
  939. u8 dev_id_str[4]; /* "8000" */
  940. __le16 ver;
  941. __le16 size;
  942. __le16 csum;
  943. __le16 reserved0;
  944. __le16 total_size;
  945. __le16 entry_count;
  946. u8 data_type0;
  947. u8 data_size0;
  948. u8 mac_addr[6];
  949. u8 data_type1;
  950. u8 data_size1;
  951. u8 mac_addr1[6];
  952. u8 data_type2;
  953. u8 data_size2;
  954. __le16 vlan_id;
  955. u8 data_type3;
  956. u8 data_size3;
  957. __le16 last;
  958. u8 reserved1[464];
  959. __le16 subsys_ven_id;
  960. __le16 subsys_dev_id;
  961. u8 reserved2[4];
  962. };
  963. union flash_params {
  964. struct flash_params_8012 flash_params_8012;
  965. struct flash_params_8000 flash_params_8000;
  966. };
  967. /*
  968. * doorbell space for the rx ring context
  969. */
  970. struct rx_doorbell_context {
  971. u32 cnsmr_idx; /* 0x00 */
  972. u32 valid; /* 0x04 */
  973. u32 reserved[4]; /* 0x08-0x14 */
  974. u32 lbq_prod_idx; /* 0x18 */
  975. u32 sbq_prod_idx; /* 0x1c */
  976. };
  977. /*
  978. * doorbell space for the tx ring context
  979. */
  980. struct tx_doorbell_context {
  981. u32 prod_idx; /* 0x00 */
  982. u32 valid; /* 0x04 */
  983. u32 reserved[4]; /* 0x08-0x14 */
  984. u32 lbq_prod_idx; /* 0x18 */
  985. u32 sbq_prod_idx; /* 0x1c */
  986. };
  987. /* DATA STRUCTURES SHARED WITH HARDWARE. */
  988. struct tx_buf_desc {
  989. __le64 addr;
  990. __le32 len;
  991. #define TX_DESC_LEN_MASK 0x000fffff
  992. #define TX_DESC_C 0x40000000
  993. #define TX_DESC_E 0x80000000
  994. } __packed;
  995. /*
  996. * IOCB Definitions...
  997. */
  998. #define OPCODE_OB_MAC_IOCB 0x01
  999. #define OPCODE_OB_MAC_TSO_IOCB 0x02
  1000. #define OPCODE_IB_MAC_IOCB 0x20
  1001. #define OPCODE_IB_MPI_IOCB 0x21
  1002. #define OPCODE_IB_AE_IOCB 0x3f
  1003. struct ob_mac_iocb_req {
  1004. u8 opcode;
  1005. u8 flags1;
  1006. #define OB_MAC_IOCB_REQ_OI 0x01
  1007. #define OB_MAC_IOCB_REQ_I 0x02
  1008. #define OB_MAC_IOCB_REQ_D 0x08
  1009. #define OB_MAC_IOCB_REQ_F 0x10
  1010. u8 flags2;
  1011. u8 flags3;
  1012. #define OB_MAC_IOCB_DFP 0x02
  1013. #define OB_MAC_IOCB_V 0x04
  1014. __le32 reserved1[2];
  1015. __le16 frame_len;
  1016. #define OB_MAC_IOCB_LEN_MASK 0x3ffff
  1017. __le16 reserved2;
  1018. u32 tid;
  1019. u32 txq_idx;
  1020. __le32 reserved3;
  1021. __le16 vlan_tci;
  1022. __le16 reserved4;
  1023. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  1024. } __packed;
  1025. struct ob_mac_iocb_rsp {
  1026. u8 opcode; /* */
  1027. u8 flags1; /* */
  1028. #define OB_MAC_IOCB_RSP_OI 0x01 /* */
  1029. #define OB_MAC_IOCB_RSP_I 0x02 /* */
  1030. #define OB_MAC_IOCB_RSP_E 0x08 /* */
  1031. #define OB_MAC_IOCB_RSP_S 0x10 /* too Short */
  1032. #define OB_MAC_IOCB_RSP_L 0x20 /* too Large */
  1033. #define OB_MAC_IOCB_RSP_P 0x40 /* Padded */
  1034. u8 flags2; /* */
  1035. u8 flags3; /* */
  1036. #define OB_MAC_IOCB_RSP_B 0x80 /* */
  1037. u32 tid;
  1038. u32 txq_idx;
  1039. __le32 reserved[13];
  1040. } __packed;
  1041. struct ob_mac_tso_iocb_req {
  1042. u8 opcode;
  1043. u8 flags1;
  1044. #define OB_MAC_TSO_IOCB_OI 0x01
  1045. #define OB_MAC_TSO_IOCB_I 0x02
  1046. #define OB_MAC_TSO_IOCB_D 0x08
  1047. #define OB_MAC_TSO_IOCB_IP4 0x40
  1048. #define OB_MAC_TSO_IOCB_IP6 0x80
  1049. u8 flags2;
  1050. #define OB_MAC_TSO_IOCB_LSO 0x20
  1051. #define OB_MAC_TSO_IOCB_UC 0x40
  1052. #define OB_MAC_TSO_IOCB_TC 0x80
  1053. u8 flags3;
  1054. #define OB_MAC_TSO_IOCB_IC 0x01
  1055. #define OB_MAC_TSO_IOCB_DFP 0x02
  1056. #define OB_MAC_TSO_IOCB_V 0x04
  1057. __le32 reserved1[2];
  1058. __le32 frame_len;
  1059. u32 tid;
  1060. u32 txq_idx;
  1061. __le16 total_hdrs_len;
  1062. __le16 net_trans_offset;
  1063. #define OB_MAC_TRANSPORT_HDR_SHIFT 6
  1064. __le16 vlan_tci;
  1065. __le16 mss;
  1066. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  1067. } __packed;
  1068. struct ob_mac_tso_iocb_rsp {
  1069. u8 opcode;
  1070. u8 flags1;
  1071. #define OB_MAC_TSO_IOCB_RSP_OI 0x01
  1072. #define OB_MAC_TSO_IOCB_RSP_I 0x02
  1073. #define OB_MAC_TSO_IOCB_RSP_E 0x08
  1074. #define OB_MAC_TSO_IOCB_RSP_S 0x10
  1075. #define OB_MAC_TSO_IOCB_RSP_L 0x20
  1076. #define OB_MAC_TSO_IOCB_RSP_P 0x40
  1077. u8 flags2; /* */
  1078. u8 flags3; /* */
  1079. #define OB_MAC_TSO_IOCB_RSP_B 0x8000
  1080. u32 tid;
  1081. u32 txq_idx;
  1082. __le32 reserved2[13];
  1083. } __packed;
  1084. struct ib_mac_iocb_rsp {
  1085. u8 opcode; /* 0x20 */
  1086. u8 flags1;
  1087. #define IB_MAC_IOCB_RSP_OI 0x01 /* Overide intr delay */
  1088. #define IB_MAC_IOCB_RSP_I 0x02 /* Disble Intr Generation */
  1089. #define IB_MAC_CSUM_ERR_MASK 0x1c /* A mask to use for csum errs */
  1090. #define IB_MAC_IOCB_RSP_TE 0x04 /* Checksum error */
  1091. #define IB_MAC_IOCB_RSP_NU 0x08 /* No checksum rcvd */
  1092. #define IB_MAC_IOCB_RSP_IE 0x10 /* IPv4 checksum error */
  1093. #define IB_MAC_IOCB_RSP_M_MASK 0x60 /* Multicast info */
  1094. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* Not mcast frame */
  1095. #define IB_MAC_IOCB_RSP_M_HASH 0x20 /* HASH mcast frame */
  1096. #define IB_MAC_IOCB_RSP_M_REG 0x40 /* Registered mcast frame */
  1097. #define IB_MAC_IOCB_RSP_M_PROM 0x60 /* Promiscuous mcast frame */
  1098. #define IB_MAC_IOCB_RSP_B 0x80 /* Broadcast frame */
  1099. u8 flags2;
  1100. #define IB_MAC_IOCB_RSP_P 0x01 /* Promiscuous frame */
  1101. #define IB_MAC_IOCB_RSP_V 0x02 /* Vlan tag present */
  1102. #define IB_MAC_IOCB_RSP_ERR_MASK 0x1c /* */
  1103. #define IB_MAC_IOCB_RSP_ERR_CODE_ERR 0x04
  1104. #define IB_MAC_IOCB_RSP_ERR_OVERSIZE 0x08
  1105. #define IB_MAC_IOCB_RSP_ERR_UNDERSIZE 0x10
  1106. #define IB_MAC_IOCB_RSP_ERR_PREAMBLE 0x14
  1107. #define IB_MAC_IOCB_RSP_ERR_FRAME_LEN 0x18
  1108. #define IB_MAC_IOCB_RSP_ERR_CRC 0x1c
  1109. #define IB_MAC_IOCB_RSP_U 0x20 /* UDP packet */
  1110. #define IB_MAC_IOCB_RSP_T 0x40 /* TCP packet */
  1111. #define IB_MAC_IOCB_RSP_FO 0x80 /* Failover port */
  1112. u8 flags3;
  1113. #define IB_MAC_IOCB_RSP_RSS_MASK 0x07 /* RSS mask */
  1114. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* No RSS match */
  1115. #define IB_MAC_IOCB_RSP_M_IPV4 0x04 /* IPv4 RSS match */
  1116. #define IB_MAC_IOCB_RSP_M_IPV6 0x02 /* IPv6 RSS match */
  1117. #define IB_MAC_IOCB_RSP_M_TCP_V4 0x05 /* TCP with IPv4 */
  1118. #define IB_MAC_IOCB_RSP_M_TCP_V6 0x03 /* TCP with IPv6 */
  1119. #define IB_MAC_IOCB_RSP_V4 0x08 /* IPV4 */
  1120. #define IB_MAC_IOCB_RSP_V6 0x10 /* IPV6 */
  1121. #define IB_MAC_IOCB_RSP_IH 0x20 /* Split after IP header */
  1122. #define IB_MAC_IOCB_RSP_DS 0x40 /* data is in small buffer */
  1123. #define IB_MAC_IOCB_RSP_DL 0x80 /* data is in large buffer */
  1124. __le32 data_len; /* */
  1125. __le64 data_addr; /* */
  1126. __le32 rss; /* */
  1127. __le16 vlan_id; /* 12 bits */
  1128. #define IB_MAC_IOCB_RSP_C 0x1000 /* VLAN CFI bit */
  1129. #define IB_MAC_IOCB_RSP_COS_SHIFT 12 /* class of service value */
  1130. #define IB_MAC_IOCB_RSP_VLAN_MASK 0x0ffff
  1131. __le16 reserved1;
  1132. __le32 reserved2[6];
  1133. u8 reserved3[3];
  1134. u8 flags4;
  1135. #define IB_MAC_IOCB_RSP_HV 0x20
  1136. #define IB_MAC_IOCB_RSP_HS 0x40
  1137. #define IB_MAC_IOCB_RSP_HL 0x80
  1138. __le32 hdr_len; /* */
  1139. __le64 hdr_addr; /* */
  1140. } __packed;
  1141. struct ib_ae_iocb_rsp {
  1142. u8 opcode;
  1143. u8 flags1;
  1144. #define IB_AE_IOCB_RSP_OI 0x01
  1145. #define IB_AE_IOCB_RSP_I 0x02
  1146. u8 event;
  1147. #define LINK_UP_EVENT 0x00
  1148. #define LINK_DOWN_EVENT 0x01
  1149. #define CAM_LOOKUP_ERR_EVENT 0x06
  1150. #define SOFT_ECC_ERROR_EVENT 0x07
  1151. #define MGMT_ERR_EVENT 0x08
  1152. #define TEN_GIG_MAC_EVENT 0x09
  1153. #define GPI0_H2L_EVENT 0x10
  1154. #define GPI0_L2H_EVENT 0x20
  1155. #define GPI1_H2L_EVENT 0x11
  1156. #define GPI1_L2H_EVENT 0x21
  1157. #define PCI_ERR_ANON_BUF_RD 0x40
  1158. u8 q_id;
  1159. __le32 reserved[15];
  1160. } __packed;
  1161. /*
  1162. * These three structures are for generic
  1163. * handling of ib and ob iocbs.
  1164. */
  1165. struct ql_net_rsp_iocb {
  1166. u8 opcode;
  1167. u8 flags0;
  1168. __le16 length;
  1169. __le32 tid;
  1170. __le32 reserved[14];
  1171. } __packed;
  1172. struct net_req_iocb {
  1173. u8 opcode;
  1174. u8 flags0;
  1175. __le16 flags1;
  1176. __le32 tid;
  1177. __le32 reserved1[30];
  1178. } __packed;
  1179. /*
  1180. * tx ring initialization control block for chip.
  1181. * It is defined as:
  1182. * "Work Queue Initialization Control Block"
  1183. */
  1184. struct wqicb {
  1185. __le16 len;
  1186. #define Q_LEN_V (1 << 4)
  1187. #define Q_LEN_CPP_CONT 0x0000
  1188. #define Q_LEN_CPP_16 0x0001
  1189. #define Q_LEN_CPP_32 0x0002
  1190. #define Q_LEN_CPP_64 0x0003
  1191. #define Q_LEN_CPP_512 0x0006
  1192. __le16 flags;
  1193. #define Q_PRI_SHIFT 1
  1194. #define Q_FLAGS_LC 0x1000
  1195. #define Q_FLAGS_LB 0x2000
  1196. #define Q_FLAGS_LI 0x4000
  1197. #define Q_FLAGS_LO 0x8000
  1198. __le16 cq_id_rss;
  1199. #define Q_CQ_ID_RSS_RV 0x8000
  1200. __le16 rid;
  1201. __le64 addr;
  1202. __le64 cnsmr_idx_addr;
  1203. } __packed;
  1204. /*
  1205. * rx ring initialization control block for chip.
  1206. * It is defined as:
  1207. * "Completion Queue Initialization Control Block"
  1208. */
  1209. struct cqicb {
  1210. u8 msix_vect;
  1211. u8 reserved1;
  1212. u8 reserved2;
  1213. u8 flags;
  1214. #define FLAGS_LV 0x08
  1215. #define FLAGS_LS 0x10
  1216. #define FLAGS_LL 0x20
  1217. #define FLAGS_LI 0x40
  1218. #define FLAGS_LC 0x80
  1219. __le16 len;
  1220. #define LEN_V (1 << 4)
  1221. #define LEN_CPP_CONT 0x0000
  1222. #define LEN_CPP_32 0x0001
  1223. #define LEN_CPP_64 0x0002
  1224. #define LEN_CPP_128 0x0003
  1225. __le16 rid;
  1226. __le64 addr;
  1227. __le64 prod_idx_addr;
  1228. __le16 pkt_delay;
  1229. __le16 irq_delay;
  1230. __le64 lbq_addr;
  1231. __le16 lbq_buf_size;
  1232. __le16 lbq_len; /* entry count */
  1233. __le64 sbq_addr;
  1234. __le16 sbq_buf_size;
  1235. __le16 sbq_len; /* entry count */
  1236. } __packed;
  1237. struct ricb {
  1238. u8 base_cq;
  1239. #define RSS_L4K 0x80
  1240. u8 flags;
  1241. #define RSS_L6K 0x01
  1242. #define RSS_LI 0x02
  1243. #define RSS_LB 0x04
  1244. #define RSS_LM 0x08
  1245. #define RSS_RI4 0x10
  1246. #define RSS_RT4 0x20
  1247. #define RSS_RI6 0x40
  1248. #define RSS_RT6 0x80
  1249. __le16 mask;
  1250. u8 hash_cq_id[1024];
  1251. __le32 ipv6_hash_key[10];
  1252. __le32 ipv4_hash_key[4];
  1253. } __packed;
  1254. /* SOFTWARE/DRIVER DATA STRUCTURES. */
  1255. struct oal {
  1256. struct tx_buf_desc oal[TX_DESC_PER_OAL];
  1257. };
  1258. struct map_list {
  1259. DEFINE_DMA_UNMAP_ADDR(mapaddr);
  1260. DEFINE_DMA_UNMAP_LEN(maplen);
  1261. };
  1262. struct tx_ring_desc {
  1263. struct sk_buff *skb;
  1264. struct ob_mac_iocb_req *queue_entry;
  1265. u32 index;
  1266. struct oal oal;
  1267. struct map_list map[MAX_SKB_FRAGS + 2];
  1268. int map_cnt;
  1269. struct tx_ring_desc *next;
  1270. };
  1271. struct page_chunk {
  1272. struct page *page; /* master page */
  1273. char *va; /* virt addr for this chunk */
  1274. u64 map; /* mapping for master */
  1275. unsigned int offset; /* offset for this chunk */
  1276. unsigned int last_flag; /* flag set for last chunk in page */
  1277. };
  1278. struct bq_desc {
  1279. union {
  1280. struct page_chunk pg_chunk;
  1281. struct sk_buff *skb;
  1282. } p;
  1283. __le64 *addr;
  1284. u32 index;
  1285. DEFINE_DMA_UNMAP_ADDR(mapaddr);
  1286. DEFINE_DMA_UNMAP_LEN(maplen);
  1287. };
  1288. #define QL_TXQ_IDX(qdev, skb) (smp_processor_id()%(qdev->tx_ring_count))
  1289. struct tx_ring {
  1290. /*
  1291. * queue info.
  1292. */
  1293. struct wqicb wqicb; /* structure used to inform chip of new queue */
  1294. void *wq_base; /* pci_alloc:virtual addr for tx */
  1295. dma_addr_t wq_base_dma; /* pci_alloc:dma addr for tx */
  1296. __le32 *cnsmr_idx_sh_reg; /* shadow copy of consumer idx */
  1297. dma_addr_t cnsmr_idx_sh_reg_dma; /* dma-shadow copy of consumer */
  1298. u32 wq_size; /* size in bytes of queue area */
  1299. u32 wq_len; /* number of entries in queue */
  1300. void __iomem *prod_idx_db_reg; /* doorbell area index reg at offset 0x00 */
  1301. void __iomem *valid_db_reg; /* doorbell area valid reg at offset 0x04 */
  1302. u16 prod_idx; /* current value for prod idx */
  1303. u16 cq_id; /* completion (rx) queue for tx completions */
  1304. u8 wq_id; /* queue id for this entry */
  1305. u8 reserved1[3];
  1306. struct tx_ring_desc *q; /* descriptor list for the queue */
  1307. spinlock_t lock;
  1308. atomic_t tx_count; /* counts down for every outstanding IO */
  1309. struct delayed_work tx_work;
  1310. struct ql_adapter *qdev;
  1311. u64 tx_packets;
  1312. u64 tx_bytes;
  1313. u64 tx_errors;
  1314. };
  1315. /*
  1316. * Type of inbound queue.
  1317. */
  1318. enum {
  1319. DEFAULT_Q = 2, /* Handles slow queue and chip/MPI events. */
  1320. TX_Q = 3, /* Handles outbound completions. */
  1321. RX_Q = 4, /* Handles inbound completions. */
  1322. };
  1323. struct rx_ring {
  1324. struct cqicb cqicb; /* The chip's completion queue init control block. */
  1325. /* Completion queue elements. */
  1326. void *cq_base;
  1327. dma_addr_t cq_base_dma;
  1328. u32 cq_size;
  1329. u32 cq_len;
  1330. u16 cq_id;
  1331. __le32 *prod_idx_sh_reg; /* Shadowed producer register. */
  1332. dma_addr_t prod_idx_sh_reg_dma;
  1333. void __iomem *cnsmr_idx_db_reg; /* PCI doorbell mem area + 0 */
  1334. u32 cnsmr_idx; /* current sw idx */
  1335. struct ql_net_rsp_iocb *curr_entry; /* next entry on queue */
  1336. void __iomem *valid_db_reg; /* PCI doorbell mem area + 0x04 */
  1337. /* Large buffer queue elements. */
  1338. u32 lbq_len; /* entry count */
  1339. u32 lbq_size; /* size in bytes of queue */
  1340. u32 lbq_buf_size;
  1341. void *lbq_base;
  1342. dma_addr_t lbq_base_dma;
  1343. void *lbq_base_indirect;
  1344. dma_addr_t lbq_base_indirect_dma;
  1345. struct page_chunk pg_chunk; /* current page for chunks */
  1346. struct bq_desc *lbq; /* array of control blocks */
  1347. void __iomem *lbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x18 */
  1348. u32 lbq_prod_idx; /* current sw prod idx */
  1349. u32 lbq_curr_idx; /* next entry we expect */
  1350. u32 lbq_clean_idx; /* beginning of new descs */
  1351. u32 lbq_free_cnt; /* free buffer desc cnt */
  1352. /* Small buffer queue elements. */
  1353. u32 sbq_len; /* entry count */
  1354. u32 sbq_size; /* size in bytes of queue */
  1355. u32 sbq_buf_size;
  1356. void *sbq_base;
  1357. dma_addr_t sbq_base_dma;
  1358. void *sbq_base_indirect;
  1359. dma_addr_t sbq_base_indirect_dma;
  1360. struct bq_desc *sbq; /* array of control blocks */
  1361. void __iomem *sbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x1c */
  1362. u32 sbq_prod_idx; /* current sw prod idx */
  1363. u32 sbq_curr_idx; /* next entry we expect */
  1364. u32 sbq_clean_idx; /* beginning of new descs */
  1365. u32 sbq_free_cnt; /* free buffer desc cnt */
  1366. /* Misc. handler elements. */
  1367. u32 type; /* Type of queue, tx, rx. */
  1368. u32 irq; /* Which vector this ring is assigned. */
  1369. u32 cpu; /* Which CPU this should run on. */
  1370. char name[IFNAMSIZ + 5];
  1371. struct napi_struct napi;
  1372. u8 reserved;
  1373. struct ql_adapter *qdev;
  1374. u64 rx_packets;
  1375. u64 rx_multicast;
  1376. u64 rx_bytes;
  1377. u64 rx_dropped;
  1378. u64 rx_errors;
  1379. };
  1380. /*
  1381. * RSS Initialization Control Block
  1382. */
  1383. struct hash_id {
  1384. u8 value[4];
  1385. };
  1386. struct nic_stats {
  1387. /*
  1388. * These stats come from offset 200h to 278h
  1389. * in the XGMAC register.
  1390. */
  1391. u64 tx_pkts;
  1392. u64 tx_bytes;
  1393. u64 tx_mcast_pkts;
  1394. u64 tx_bcast_pkts;
  1395. u64 tx_ucast_pkts;
  1396. u64 tx_ctl_pkts;
  1397. u64 tx_pause_pkts;
  1398. u64 tx_64_pkt;
  1399. u64 tx_65_to_127_pkt;
  1400. u64 tx_128_to_255_pkt;
  1401. u64 tx_256_511_pkt;
  1402. u64 tx_512_to_1023_pkt;
  1403. u64 tx_1024_to_1518_pkt;
  1404. u64 tx_1519_to_max_pkt;
  1405. u64 tx_undersize_pkt;
  1406. u64 tx_oversize_pkt;
  1407. /*
  1408. * These stats come from offset 300h to 3C8h
  1409. * in the XGMAC register.
  1410. */
  1411. u64 rx_bytes;
  1412. u64 rx_bytes_ok;
  1413. u64 rx_pkts;
  1414. u64 rx_pkts_ok;
  1415. u64 rx_bcast_pkts;
  1416. u64 rx_mcast_pkts;
  1417. u64 rx_ucast_pkts;
  1418. u64 rx_undersize_pkts;
  1419. u64 rx_oversize_pkts;
  1420. u64 rx_jabber_pkts;
  1421. u64 rx_undersize_fcerr_pkts;
  1422. u64 rx_drop_events;
  1423. u64 rx_fcerr_pkts;
  1424. u64 rx_align_err;
  1425. u64 rx_symbol_err;
  1426. u64 rx_mac_err;
  1427. u64 rx_ctl_pkts;
  1428. u64 rx_pause_pkts;
  1429. u64 rx_64_pkts;
  1430. u64 rx_65_to_127_pkts;
  1431. u64 rx_128_255_pkts;
  1432. u64 rx_256_511_pkts;
  1433. u64 rx_512_to_1023_pkts;
  1434. u64 rx_1024_to_1518_pkts;
  1435. u64 rx_1519_to_max_pkts;
  1436. u64 rx_len_err_pkts;
  1437. /* Receive Mac Err stats */
  1438. u64 rx_code_err;
  1439. u64 rx_oversize_err;
  1440. u64 rx_undersize_err;
  1441. u64 rx_preamble_err;
  1442. u64 rx_frame_len_err;
  1443. u64 rx_crc_err;
  1444. u64 rx_err_count;
  1445. /*
  1446. * These stats come from offset 500h to 5C8h
  1447. * in the XGMAC register.
  1448. */
  1449. u64 tx_cbfc_pause_frames0;
  1450. u64 tx_cbfc_pause_frames1;
  1451. u64 tx_cbfc_pause_frames2;
  1452. u64 tx_cbfc_pause_frames3;
  1453. u64 tx_cbfc_pause_frames4;
  1454. u64 tx_cbfc_pause_frames5;
  1455. u64 tx_cbfc_pause_frames6;
  1456. u64 tx_cbfc_pause_frames7;
  1457. u64 rx_cbfc_pause_frames0;
  1458. u64 rx_cbfc_pause_frames1;
  1459. u64 rx_cbfc_pause_frames2;
  1460. u64 rx_cbfc_pause_frames3;
  1461. u64 rx_cbfc_pause_frames4;
  1462. u64 rx_cbfc_pause_frames5;
  1463. u64 rx_cbfc_pause_frames6;
  1464. u64 rx_cbfc_pause_frames7;
  1465. u64 rx_nic_fifo_drop;
  1466. };
  1467. /* Firmware coredump internal register address/length pairs. */
  1468. enum {
  1469. MPI_CORE_REGS_ADDR = 0x00030000,
  1470. MPI_CORE_REGS_CNT = 127,
  1471. MPI_CORE_SH_REGS_CNT = 16,
  1472. TEST_REGS_ADDR = 0x00001000,
  1473. TEST_REGS_CNT = 23,
  1474. RMII_REGS_ADDR = 0x00001040,
  1475. RMII_REGS_CNT = 64,
  1476. FCMAC1_REGS_ADDR = 0x00001080,
  1477. FCMAC2_REGS_ADDR = 0x000010c0,
  1478. FCMAC_REGS_CNT = 64,
  1479. FC1_MBX_REGS_ADDR = 0x00001100,
  1480. FC2_MBX_REGS_ADDR = 0x00001240,
  1481. FC_MBX_REGS_CNT = 64,
  1482. IDE_REGS_ADDR = 0x00001140,
  1483. IDE_REGS_CNT = 64,
  1484. NIC1_MBX_REGS_ADDR = 0x00001180,
  1485. NIC2_MBX_REGS_ADDR = 0x00001280,
  1486. NIC_MBX_REGS_CNT = 64,
  1487. SMBUS_REGS_ADDR = 0x00001200,
  1488. SMBUS_REGS_CNT = 64,
  1489. I2C_REGS_ADDR = 0x00001fc0,
  1490. I2C_REGS_CNT = 64,
  1491. MEMC_REGS_ADDR = 0x00003000,
  1492. MEMC_REGS_CNT = 256,
  1493. PBUS_REGS_ADDR = 0x00007c00,
  1494. PBUS_REGS_CNT = 256,
  1495. MDE_REGS_ADDR = 0x00010000,
  1496. MDE_REGS_CNT = 6,
  1497. CODE_RAM_ADDR = 0x00020000,
  1498. CODE_RAM_CNT = 0x2000,
  1499. MEMC_RAM_ADDR = 0x00100000,
  1500. MEMC_RAM_CNT = 0x2000,
  1501. };
  1502. #define MPI_COREDUMP_COOKIE 0x5555aaaa
  1503. struct mpi_coredump_global_header {
  1504. u32 cookie;
  1505. u8 idString[16];
  1506. u32 timeLo;
  1507. u32 timeHi;
  1508. u32 imageSize;
  1509. u32 headerSize;
  1510. u8 info[220];
  1511. };
  1512. struct mpi_coredump_segment_header {
  1513. u32 cookie;
  1514. u32 segNum;
  1515. u32 segSize;
  1516. u32 extra;
  1517. u8 description[16];
  1518. };
  1519. /* Firmware coredump header segment numbers. */
  1520. enum {
  1521. CORE_SEG_NUM = 1,
  1522. TEST_LOGIC_SEG_NUM = 2,
  1523. RMII_SEG_NUM = 3,
  1524. FCMAC1_SEG_NUM = 4,
  1525. FCMAC2_SEG_NUM = 5,
  1526. FC1_MBOX_SEG_NUM = 6,
  1527. IDE_SEG_NUM = 7,
  1528. NIC1_MBOX_SEG_NUM = 8,
  1529. SMBUS_SEG_NUM = 9,
  1530. FC2_MBOX_SEG_NUM = 10,
  1531. NIC2_MBOX_SEG_NUM = 11,
  1532. I2C_SEG_NUM = 12,
  1533. MEMC_SEG_NUM = 13,
  1534. PBUS_SEG_NUM = 14,
  1535. MDE_SEG_NUM = 15,
  1536. NIC1_CONTROL_SEG_NUM = 16,
  1537. NIC2_CONTROL_SEG_NUM = 17,
  1538. NIC1_XGMAC_SEG_NUM = 18,
  1539. NIC2_XGMAC_SEG_NUM = 19,
  1540. WCS_RAM_SEG_NUM = 20,
  1541. MEMC_RAM_SEG_NUM = 21,
  1542. XAUI_AN_SEG_NUM = 22,
  1543. XAUI_HSS_PCS_SEG_NUM = 23,
  1544. XFI_AN_SEG_NUM = 24,
  1545. XFI_TRAIN_SEG_NUM = 25,
  1546. XFI_HSS_PCS_SEG_NUM = 26,
  1547. XFI_HSS_TX_SEG_NUM = 27,
  1548. XFI_HSS_RX_SEG_NUM = 28,
  1549. XFI_HSS_PLL_SEG_NUM = 29,
  1550. MISC_NIC_INFO_SEG_NUM = 30,
  1551. INTR_STATES_SEG_NUM = 31,
  1552. CAM_ENTRIES_SEG_NUM = 32,
  1553. ROUTING_WORDS_SEG_NUM = 33,
  1554. ETS_SEG_NUM = 34,
  1555. PROBE_DUMP_SEG_NUM = 35,
  1556. ROUTING_INDEX_SEG_NUM = 36,
  1557. MAC_PROTOCOL_SEG_NUM = 37,
  1558. XAUI2_AN_SEG_NUM = 38,
  1559. XAUI2_HSS_PCS_SEG_NUM = 39,
  1560. XFI2_AN_SEG_NUM = 40,
  1561. XFI2_TRAIN_SEG_NUM = 41,
  1562. XFI2_HSS_PCS_SEG_NUM = 42,
  1563. XFI2_HSS_TX_SEG_NUM = 43,
  1564. XFI2_HSS_RX_SEG_NUM = 44,
  1565. XFI2_HSS_PLL_SEG_NUM = 45,
  1566. SEM_REGS_SEG_NUM = 50
  1567. };
  1568. /* There are 64 generic NIC registers. */
  1569. #define NIC_REGS_DUMP_WORD_COUNT 64
  1570. /* XGMAC word count. */
  1571. #define XGMAC_DUMP_WORD_COUNT (XGMAC_REGISTER_END / 4)
  1572. /* Word counts for the SERDES blocks. */
  1573. #define XG_SERDES_XAUI_AN_COUNT 14
  1574. #define XG_SERDES_XAUI_HSS_PCS_COUNT 33
  1575. #define XG_SERDES_XFI_AN_COUNT 14
  1576. #define XG_SERDES_XFI_TRAIN_COUNT 12
  1577. #define XG_SERDES_XFI_HSS_PCS_COUNT 15
  1578. #define XG_SERDES_XFI_HSS_TX_COUNT 32
  1579. #define XG_SERDES_XFI_HSS_RX_COUNT 32
  1580. #define XG_SERDES_XFI_HSS_PLL_COUNT 32
  1581. /* There are 2 CNA ETS and 8 NIC ETS registers. */
  1582. #define ETS_REGS_DUMP_WORD_COUNT 10
  1583. /* Each probe mux entry stores the probe type plus 64 entries
  1584. * that are each each 64-bits in length. There are a total of
  1585. * 34 (PRB_MX_ADDR_VALID_TOTAL) valid probes.
  1586. */
  1587. #define PRB_MX_ADDR_PRB_WORD_COUNT (1 + (PRB_MX_ADDR_MAX_MUX * 2))
  1588. #define PRB_MX_DUMP_TOT_COUNT (PRB_MX_ADDR_PRB_WORD_COUNT * \
  1589. PRB_MX_ADDR_VALID_TOTAL)
  1590. /* Each routing entry consists of 4 32-bit words.
  1591. * They are route type, index, index word, and result.
  1592. * There are 2 route blocks with 8 entries each and
  1593. * 2 NIC blocks with 16 entries each.
  1594. * The totol entries is 48 with 4 words each.
  1595. */
  1596. #define RT_IDX_DUMP_ENTRIES 48
  1597. #define RT_IDX_DUMP_WORDS_PER_ENTRY 4
  1598. #define RT_IDX_DUMP_TOT_WORDS (RT_IDX_DUMP_ENTRIES * \
  1599. RT_IDX_DUMP_WORDS_PER_ENTRY)
  1600. /* There are 10 address blocks in filter, each with
  1601. * different entry counts and different word-count-per-entry.
  1602. */
  1603. #define MAC_ADDR_DUMP_ENTRIES \
  1604. ((MAC_ADDR_MAX_CAM_ENTRIES * MAC_ADDR_MAX_CAM_WCOUNT) + \
  1605. (MAC_ADDR_MAX_MULTICAST_ENTRIES * MAC_ADDR_MAX_MULTICAST_WCOUNT) + \
  1606. (MAC_ADDR_MAX_VLAN_ENTRIES * MAC_ADDR_MAX_VLAN_WCOUNT) + \
  1607. (MAC_ADDR_MAX_MCAST_FLTR_ENTRIES * MAC_ADDR_MAX_MCAST_FLTR_WCOUNT) + \
  1608. (MAC_ADDR_MAX_FC_MAC_ENTRIES * MAC_ADDR_MAX_FC_MAC_WCOUNT) + \
  1609. (MAC_ADDR_MAX_MGMT_MAC_ENTRIES * MAC_ADDR_MAX_MGMT_MAC_WCOUNT) + \
  1610. (MAC_ADDR_MAX_MGMT_VLAN_ENTRIES * MAC_ADDR_MAX_MGMT_VLAN_WCOUNT) + \
  1611. (MAC_ADDR_MAX_MGMT_V4_ENTRIES * MAC_ADDR_MAX_MGMT_V4_WCOUNT) + \
  1612. (MAC_ADDR_MAX_MGMT_V6_ENTRIES * MAC_ADDR_MAX_MGMT_V6_WCOUNT) + \
  1613. (MAC_ADDR_MAX_MGMT_TU_DP_ENTRIES * MAC_ADDR_MAX_MGMT_TU_DP_WCOUNT))
  1614. #define MAC_ADDR_DUMP_WORDS_PER_ENTRY 2
  1615. #define MAC_ADDR_DUMP_TOT_WORDS (MAC_ADDR_DUMP_ENTRIES * \
  1616. MAC_ADDR_DUMP_WORDS_PER_ENTRY)
  1617. /* Maximum of 4 functions whose semaphore registeres are
  1618. * in the coredump.
  1619. */
  1620. #define MAX_SEMAPHORE_FUNCTIONS 4
  1621. /* Defines for access the MPI shadow registers. */
  1622. #define RISC_124 0x0003007c
  1623. #define RISC_127 0x0003007f
  1624. #define SHADOW_OFFSET 0xb0000000
  1625. #define SHADOW_REG_SHIFT 20
  1626. struct ql_nic_misc {
  1627. u32 rx_ring_count;
  1628. u32 tx_ring_count;
  1629. u32 intr_count;
  1630. u32 function;
  1631. };
  1632. struct ql_reg_dump {
  1633. /* segment 0 */
  1634. struct mpi_coredump_global_header mpi_global_header;
  1635. /* segment 16 */
  1636. struct mpi_coredump_segment_header nic_regs_seg_hdr;
  1637. u32 nic_regs[64];
  1638. /* segment 30 */
  1639. struct mpi_coredump_segment_header misc_nic_seg_hdr;
  1640. struct ql_nic_misc misc_nic_info;
  1641. /* segment 31 */
  1642. /* one interrupt state for each CQ */
  1643. struct mpi_coredump_segment_header intr_states_seg_hdr;
  1644. u32 intr_states[MAX_CPUS];
  1645. /* segment 32 */
  1646. /* 3 cam words each for 16 unicast,
  1647. * 2 cam words for each of 32 multicast.
  1648. */
  1649. struct mpi_coredump_segment_header cam_entries_seg_hdr;
  1650. u32 cam_entries[(16 * 3) + (32 * 3)];
  1651. /* segment 33 */
  1652. struct mpi_coredump_segment_header nic_routing_words_seg_hdr;
  1653. u32 nic_routing_words[16];
  1654. /* segment 34 */
  1655. struct mpi_coredump_segment_header ets_seg_hdr;
  1656. u32 ets[8+2];
  1657. };
  1658. struct ql_mpi_coredump {
  1659. /* segment 0 */
  1660. struct mpi_coredump_global_header mpi_global_header;
  1661. /* segment 1 */
  1662. struct mpi_coredump_segment_header core_regs_seg_hdr;
  1663. u32 mpi_core_regs[MPI_CORE_REGS_CNT];
  1664. u32 mpi_core_sh_regs[MPI_CORE_SH_REGS_CNT];
  1665. /* segment 2 */
  1666. struct mpi_coredump_segment_header test_logic_regs_seg_hdr;
  1667. u32 test_logic_regs[TEST_REGS_CNT];
  1668. /* segment 3 */
  1669. struct mpi_coredump_segment_header rmii_regs_seg_hdr;
  1670. u32 rmii_regs[RMII_REGS_CNT];
  1671. /* segment 4 */
  1672. struct mpi_coredump_segment_header fcmac1_regs_seg_hdr;
  1673. u32 fcmac1_regs[FCMAC_REGS_CNT];
  1674. /* segment 5 */
  1675. struct mpi_coredump_segment_header fcmac2_regs_seg_hdr;
  1676. u32 fcmac2_regs[FCMAC_REGS_CNT];
  1677. /* segment 6 */
  1678. struct mpi_coredump_segment_header fc1_mbx_regs_seg_hdr;
  1679. u32 fc1_mbx_regs[FC_MBX_REGS_CNT];
  1680. /* segment 7 */
  1681. struct mpi_coredump_segment_header ide_regs_seg_hdr;
  1682. u32 ide_regs[IDE_REGS_CNT];
  1683. /* segment 8 */
  1684. struct mpi_coredump_segment_header nic1_mbx_regs_seg_hdr;
  1685. u32 nic1_mbx_regs[NIC_MBX_REGS_CNT];
  1686. /* segment 9 */
  1687. struct mpi_coredump_segment_header smbus_regs_seg_hdr;
  1688. u32 smbus_regs[SMBUS_REGS_CNT];
  1689. /* segment 10 */
  1690. struct mpi_coredump_segment_header fc2_mbx_regs_seg_hdr;
  1691. u32 fc2_mbx_regs[FC_MBX_REGS_CNT];
  1692. /* segment 11 */
  1693. struct mpi_coredump_segment_header nic2_mbx_regs_seg_hdr;
  1694. u32 nic2_mbx_regs[NIC_MBX_REGS_CNT];
  1695. /* segment 12 */
  1696. struct mpi_coredump_segment_header i2c_regs_seg_hdr;
  1697. u32 i2c_regs[I2C_REGS_CNT];
  1698. /* segment 13 */
  1699. struct mpi_coredump_segment_header memc_regs_seg_hdr;
  1700. u32 memc_regs[MEMC_REGS_CNT];
  1701. /* segment 14 */
  1702. struct mpi_coredump_segment_header pbus_regs_seg_hdr;
  1703. u32 pbus_regs[PBUS_REGS_CNT];
  1704. /* segment 15 */
  1705. struct mpi_coredump_segment_header mde_regs_seg_hdr;
  1706. u32 mde_regs[MDE_REGS_CNT];
  1707. /* segment 16 */
  1708. struct mpi_coredump_segment_header nic_regs_seg_hdr;
  1709. u32 nic_regs[NIC_REGS_DUMP_WORD_COUNT];
  1710. /* segment 17 */
  1711. struct mpi_coredump_segment_header nic2_regs_seg_hdr;
  1712. u32 nic2_regs[NIC_REGS_DUMP_WORD_COUNT];
  1713. /* segment 18 */
  1714. struct mpi_coredump_segment_header xgmac1_seg_hdr;
  1715. u32 xgmac1[XGMAC_DUMP_WORD_COUNT];
  1716. /* segment 19 */
  1717. struct mpi_coredump_segment_header xgmac2_seg_hdr;
  1718. u32 xgmac2[XGMAC_DUMP_WORD_COUNT];
  1719. /* segment 20 */
  1720. struct mpi_coredump_segment_header code_ram_seg_hdr;
  1721. u32 code_ram[CODE_RAM_CNT];
  1722. /* segment 21 */
  1723. struct mpi_coredump_segment_header memc_ram_seg_hdr;
  1724. u32 memc_ram[MEMC_RAM_CNT];
  1725. /* segment 22 */
  1726. struct mpi_coredump_segment_header xaui_an_hdr;
  1727. u32 serdes_xaui_an[XG_SERDES_XAUI_AN_COUNT];
  1728. /* segment 23 */
  1729. struct mpi_coredump_segment_header xaui_hss_pcs_hdr;
  1730. u32 serdes_xaui_hss_pcs[XG_SERDES_XAUI_HSS_PCS_COUNT];
  1731. /* segment 24 */
  1732. struct mpi_coredump_segment_header xfi_an_hdr;
  1733. u32 serdes_xfi_an[XG_SERDES_XFI_AN_COUNT];
  1734. /* segment 25 */
  1735. struct mpi_coredump_segment_header xfi_train_hdr;
  1736. u32 serdes_xfi_train[XG_SERDES_XFI_TRAIN_COUNT];
  1737. /* segment 26 */
  1738. struct mpi_coredump_segment_header xfi_hss_pcs_hdr;
  1739. u32 serdes_xfi_hss_pcs[XG_SERDES_XFI_HSS_PCS_COUNT];
  1740. /* segment 27 */
  1741. struct mpi_coredump_segment_header xfi_hss_tx_hdr;
  1742. u32 serdes_xfi_hss_tx[XG_SERDES_XFI_HSS_TX_COUNT];
  1743. /* segment 28 */
  1744. struct mpi_coredump_segment_header xfi_hss_rx_hdr;
  1745. u32 serdes_xfi_hss_rx[XG_SERDES_XFI_HSS_RX_COUNT];
  1746. /* segment 29 */
  1747. struct mpi_coredump_segment_header xfi_hss_pll_hdr;
  1748. u32 serdes_xfi_hss_pll[XG_SERDES_XFI_HSS_PLL_COUNT];
  1749. /* segment 30 */
  1750. struct mpi_coredump_segment_header misc_nic_seg_hdr;
  1751. struct ql_nic_misc misc_nic_info;
  1752. /* segment 31 */
  1753. /* one interrupt state for each CQ */
  1754. struct mpi_coredump_segment_header intr_states_seg_hdr;
  1755. u32 intr_states[MAX_RX_RINGS];
  1756. /* segment 32 */
  1757. /* 3 cam words each for 16 unicast,
  1758. * 2 cam words for each of 32 multicast.
  1759. */
  1760. struct mpi_coredump_segment_header cam_entries_seg_hdr;
  1761. u32 cam_entries[(16 * 3) + (32 * 3)];
  1762. /* segment 33 */
  1763. struct mpi_coredump_segment_header nic_routing_words_seg_hdr;
  1764. u32 nic_routing_words[16];
  1765. /* segment 34 */
  1766. struct mpi_coredump_segment_header ets_seg_hdr;
  1767. u32 ets[ETS_REGS_DUMP_WORD_COUNT];
  1768. /* segment 35 */
  1769. struct mpi_coredump_segment_header probe_dump_seg_hdr;
  1770. u32 probe_dump[PRB_MX_DUMP_TOT_COUNT];
  1771. /* segment 36 */
  1772. struct mpi_coredump_segment_header routing_reg_seg_hdr;
  1773. u32 routing_regs[RT_IDX_DUMP_TOT_WORDS];
  1774. /* segment 37 */
  1775. struct mpi_coredump_segment_header mac_prot_reg_seg_hdr;
  1776. u32 mac_prot_regs[MAC_ADDR_DUMP_TOT_WORDS];
  1777. /* segment 38 */
  1778. struct mpi_coredump_segment_header xaui2_an_hdr;
  1779. u32 serdes2_xaui_an[XG_SERDES_XAUI_AN_COUNT];
  1780. /* segment 39 */
  1781. struct mpi_coredump_segment_header xaui2_hss_pcs_hdr;
  1782. u32 serdes2_xaui_hss_pcs[XG_SERDES_XAUI_HSS_PCS_COUNT];
  1783. /* segment 40 */
  1784. struct mpi_coredump_segment_header xfi2_an_hdr;
  1785. u32 serdes2_xfi_an[XG_SERDES_XFI_AN_COUNT];
  1786. /* segment 41 */
  1787. struct mpi_coredump_segment_header xfi2_train_hdr;
  1788. u32 serdes2_xfi_train[XG_SERDES_XFI_TRAIN_COUNT];
  1789. /* segment 42 */
  1790. struct mpi_coredump_segment_header xfi2_hss_pcs_hdr;
  1791. u32 serdes2_xfi_hss_pcs[XG_SERDES_XFI_HSS_PCS_COUNT];
  1792. /* segment 43 */
  1793. struct mpi_coredump_segment_header xfi2_hss_tx_hdr;
  1794. u32 serdes2_xfi_hss_tx[XG_SERDES_XFI_HSS_TX_COUNT];
  1795. /* segment 44 */
  1796. struct mpi_coredump_segment_header xfi2_hss_rx_hdr;
  1797. u32 serdes2_xfi_hss_rx[XG_SERDES_XFI_HSS_RX_COUNT];
  1798. /* segment 45 */
  1799. struct mpi_coredump_segment_header xfi2_hss_pll_hdr;
  1800. u32 serdes2_xfi_hss_pll[XG_SERDES_XFI_HSS_PLL_COUNT];
  1801. /* segment 50 */
  1802. /* semaphore register for all 5 functions */
  1803. struct mpi_coredump_segment_header sem_regs_seg_hdr;
  1804. u32 sem_regs[MAX_SEMAPHORE_FUNCTIONS];
  1805. };
  1806. /*
  1807. * intr_context structure is used during initialization
  1808. * to hook the interrupts. It is also used in a single
  1809. * irq environment as a context to the ISR.
  1810. */
  1811. struct intr_context {
  1812. struct ql_adapter *qdev;
  1813. u32 intr;
  1814. u32 irq_mask; /* Mask of which rings the vector services. */
  1815. u32 hooked;
  1816. u32 intr_en_mask; /* value/mask used to enable this intr */
  1817. u32 intr_dis_mask; /* value/mask used to disable this intr */
  1818. u32 intr_read_mask; /* value/mask used to read this intr */
  1819. char name[IFNAMSIZ * 2];
  1820. atomic_t irq_cnt; /* irq_cnt is used in single vector
  1821. * environment. It's incremented for each
  1822. * irq handler that is scheduled. When each
  1823. * handler finishes it decrements irq_cnt and
  1824. * enables interrupts if it's zero. */
  1825. irq_handler_t handler;
  1826. };
  1827. /* adapter flags definitions. */
  1828. enum {
  1829. QL_ADAPTER_UP = 0, /* Adapter has been brought up. */
  1830. QL_LEGACY_ENABLED = 1,
  1831. QL_MSI_ENABLED = 2,
  1832. QL_MSIX_ENABLED = 3,
  1833. QL_DMA64 = 4,
  1834. QL_PROMISCUOUS = 5,
  1835. QL_ALLMULTI = 6,
  1836. QL_PORT_CFG = 7,
  1837. QL_CAM_RT_SET = 8,
  1838. QL_SELFTEST = 9,
  1839. QL_LB_LINK_UP = 10,
  1840. QL_FRC_COREDUMP = 11,
  1841. QL_EEH_FATAL = 12,
  1842. QL_ASIC_RECOVERY = 14, /* We are in ascic recovery. */
  1843. };
  1844. /* link_status bit definitions */
  1845. enum {
  1846. STS_LOOPBACK_MASK = 0x00000700,
  1847. STS_LOOPBACK_PCS = 0x00000100,
  1848. STS_LOOPBACK_HSS = 0x00000200,
  1849. STS_LOOPBACK_EXT = 0x00000300,
  1850. STS_PAUSE_MASK = 0x000000c0,
  1851. STS_PAUSE_STD = 0x00000040,
  1852. STS_PAUSE_PRI = 0x00000080,
  1853. STS_SPEED_MASK = 0x00000038,
  1854. STS_SPEED_100Mb = 0x00000000,
  1855. STS_SPEED_1Gb = 0x00000008,
  1856. STS_SPEED_10Gb = 0x00000010,
  1857. STS_LINK_TYPE_MASK = 0x00000007,
  1858. STS_LINK_TYPE_XFI = 0x00000001,
  1859. STS_LINK_TYPE_XAUI = 0x00000002,
  1860. STS_LINK_TYPE_XFI_BP = 0x00000003,
  1861. STS_LINK_TYPE_XAUI_BP = 0x00000004,
  1862. STS_LINK_TYPE_10GBASET = 0x00000005,
  1863. };
  1864. /* link_config bit definitions */
  1865. enum {
  1866. CFG_JUMBO_FRAME_SIZE = 0x00010000,
  1867. CFG_PAUSE_MASK = 0x00000060,
  1868. CFG_PAUSE_STD = 0x00000020,
  1869. CFG_PAUSE_PRI = 0x00000040,
  1870. CFG_DCBX = 0x00000010,
  1871. CFG_LOOPBACK_MASK = 0x00000007,
  1872. CFG_LOOPBACK_PCS = 0x00000002,
  1873. CFG_LOOPBACK_HSS = 0x00000004,
  1874. CFG_LOOPBACK_EXT = 0x00000006,
  1875. CFG_DEFAULT_MAX_FRAME_SIZE = 0x00002580,
  1876. };
  1877. struct nic_operations {
  1878. int (*get_flash) (struct ql_adapter *);
  1879. int (*port_initialize) (struct ql_adapter *);
  1880. };
  1881. /*
  1882. * The main Adapter structure definition.
  1883. * This structure has all fields relevant to the hardware.
  1884. */
  1885. struct ql_adapter {
  1886. struct ricb ricb;
  1887. unsigned long flags;
  1888. u32 wol;
  1889. struct nic_stats nic_stats;
  1890. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  1891. /* PCI Configuration information for this device */
  1892. struct pci_dev *pdev;
  1893. struct net_device *ndev; /* Parent NET device */
  1894. /* Hardware information */
  1895. u32 chip_rev_id;
  1896. u32 fw_rev_id;
  1897. u32 func; /* PCI function for this adapter */
  1898. u32 alt_func; /* PCI function for alternate adapter */
  1899. u32 port; /* Port number this adapter */
  1900. spinlock_t adapter_lock;
  1901. spinlock_t hw_lock;
  1902. spinlock_t stats_lock;
  1903. /* PCI Bus Relative Register Addresses */
  1904. void __iomem *reg_base;
  1905. void __iomem *doorbell_area;
  1906. u32 doorbell_area_size;
  1907. u32 msg_enable;
  1908. /* Page for Shadow Registers */
  1909. void *rx_ring_shadow_reg_area;
  1910. dma_addr_t rx_ring_shadow_reg_dma;
  1911. void *tx_ring_shadow_reg_area;
  1912. dma_addr_t tx_ring_shadow_reg_dma;
  1913. u32 mailbox_in;
  1914. u32 mailbox_out;
  1915. struct mbox_params idc_mbc;
  1916. struct mutex mpi_mutex;
  1917. int tx_ring_size;
  1918. int rx_ring_size;
  1919. u32 intr_count;
  1920. struct msix_entry *msi_x_entry;
  1921. struct intr_context intr_context[MAX_RX_RINGS];
  1922. int tx_ring_count; /* One per online CPU. */
  1923. u32 rss_ring_count; /* One per irq vector. */
  1924. /*
  1925. * rx_ring_count =
  1926. * (CPU count * outbound completion rx_ring) +
  1927. * (irq_vector_cnt * inbound (RSS) completion rx_ring)
  1928. */
  1929. int rx_ring_count;
  1930. int ring_mem_size;
  1931. void *ring_mem;
  1932. struct rx_ring rx_ring[MAX_RX_RINGS];
  1933. struct tx_ring tx_ring[MAX_TX_RINGS];
  1934. unsigned int lbq_buf_order;
  1935. int rx_csum;
  1936. u32 default_rx_queue;
  1937. u16 rx_coalesce_usecs; /* cqicb->int_delay */
  1938. u16 rx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1939. u16 tx_coalesce_usecs; /* cqicb->int_delay */
  1940. u16 tx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1941. u32 xg_sem_mask;
  1942. u32 port_link_up;
  1943. u32 port_init;
  1944. u32 link_status;
  1945. struct ql_mpi_coredump *mpi_coredump;
  1946. u32 core_is_dumped;
  1947. u32 link_config;
  1948. u32 led_config;
  1949. u32 max_frame_size;
  1950. union flash_params flash;
  1951. struct workqueue_struct *workqueue;
  1952. struct delayed_work asic_reset_work;
  1953. struct delayed_work mpi_reset_work;
  1954. struct delayed_work mpi_work;
  1955. struct delayed_work mpi_port_cfg_work;
  1956. struct delayed_work mpi_idc_work;
  1957. struct delayed_work mpi_core_to_log;
  1958. struct completion ide_completion;
  1959. const struct nic_operations *nic_ops;
  1960. u16 device_id;
  1961. struct timer_list timer;
  1962. atomic_t lb_count;
  1963. /* Keep local copy of current mac address. */
  1964. char current_mac_addr[ETH_ALEN];
  1965. };
  1966. /*
  1967. * Typical Register accessor for memory mapped device.
  1968. */
  1969. static inline u32 ql_read32(const struct ql_adapter *qdev, int reg)
  1970. {
  1971. return readl(qdev->reg_base + reg);
  1972. }
  1973. /*
  1974. * Typical Register accessor for memory mapped device.
  1975. */
  1976. static inline void ql_write32(const struct ql_adapter *qdev, int reg, u32 val)
  1977. {
  1978. writel(val, qdev->reg_base + reg);
  1979. }
  1980. /*
  1981. * Doorbell Registers:
  1982. * Doorbell registers are virtual registers in the PCI memory space.
  1983. * The space is allocated by the chip during PCI initialization. The
  1984. * device driver finds the doorbell address in BAR 3 in PCI config space.
  1985. * The registers are used to control outbound and inbound queues. For
  1986. * example, the producer index for an outbound queue. Each queue uses
  1987. * 1 4k chunk of memory. The lower half of the space is for outbound
  1988. * queues. The upper half is for inbound queues.
  1989. */
  1990. static inline void ql_write_db_reg(u32 val, void __iomem *addr)
  1991. {
  1992. writel(val, addr);
  1993. mmiowb();
  1994. }
  1995. /*
  1996. * Shadow Registers:
  1997. * Outbound queues have a consumer index that is maintained by the chip.
  1998. * Inbound queues have a producer index that is maintained by the chip.
  1999. * For lower overhead, these registers are "shadowed" to host memory
  2000. * which allows the device driver to track the queue progress without
  2001. * PCI reads. When an entry is placed on an inbound queue, the chip will
  2002. * update the relevant index register and then copy the value to the
  2003. * shadow register in host memory.
  2004. */
  2005. static inline u32 ql_read_sh_reg(__le32 *addr)
  2006. {
  2007. u32 reg;
  2008. reg = le32_to_cpu(*addr);
  2009. rmb();
  2010. return reg;
  2011. }
  2012. extern char qlge_driver_name[];
  2013. extern const char qlge_driver_version[];
  2014. extern const struct ethtool_ops qlge_ethtool_ops;
  2015. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask);
  2016. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask);
  2017. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  2018. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  2019. u32 *value);
  2020. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value);
  2021. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  2022. u16 q_id);
  2023. void ql_queue_fw_error(struct ql_adapter *qdev);
  2024. void ql_mpi_work(struct work_struct *work);
  2025. void ql_mpi_reset_work(struct work_struct *work);
  2026. void ql_mpi_core_to_log(struct work_struct *work);
  2027. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 ebit);
  2028. void ql_queue_asic_error(struct ql_adapter *qdev);
  2029. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr);
  2030. void ql_set_ethtool_ops(struct net_device *ndev);
  2031. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data);
  2032. void ql_mpi_idc_work(struct work_struct *work);
  2033. void ql_mpi_port_cfg_work(struct work_struct *work);
  2034. int ql_mb_get_fw_state(struct ql_adapter *qdev);
  2035. int ql_cam_route_initialize(struct ql_adapter *qdev);
  2036. int ql_read_mpi_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  2037. int ql_write_mpi_reg(struct ql_adapter *qdev, u32 reg, u32 data);
  2038. int ql_unpause_mpi_risc(struct ql_adapter *qdev);
  2039. int ql_pause_mpi_risc(struct ql_adapter *qdev);
  2040. int ql_hard_reset_mpi_risc(struct ql_adapter *qdev);
  2041. int ql_soft_reset_mpi_risc(struct ql_adapter *qdev);
  2042. int ql_dump_risc_ram_area(struct ql_adapter *qdev, void *buf, u32 ram_addr,
  2043. int word_count);
  2044. int ql_core_dump(struct ql_adapter *qdev, struct ql_mpi_coredump *mpi_coredump);
  2045. int ql_mb_about_fw(struct ql_adapter *qdev);
  2046. int ql_mb_wol_set_magic(struct ql_adapter *qdev, u32 enable_wol);
  2047. int ql_mb_wol_mode(struct ql_adapter *qdev, u32 wol);
  2048. int ql_mb_set_led_cfg(struct ql_adapter *qdev, u32 led_config);
  2049. int ql_mb_get_led_cfg(struct ql_adapter *qdev);
  2050. void ql_link_on(struct ql_adapter *qdev);
  2051. void ql_link_off(struct ql_adapter *qdev);
  2052. int ql_mb_set_mgmnt_traffic_ctl(struct ql_adapter *qdev, u32 control);
  2053. int ql_mb_get_port_cfg(struct ql_adapter *qdev);
  2054. int ql_mb_set_port_cfg(struct ql_adapter *qdev);
  2055. int ql_wait_fifo_empty(struct ql_adapter *qdev);
  2056. void ql_get_dump(struct ql_adapter *qdev, void *buff);
  2057. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev);
  2058. void ql_check_lb_frame(struct ql_adapter *, struct sk_buff *);
  2059. int ql_own_firmware(struct ql_adapter *qdev);
  2060. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget);
  2061. /* #define QL_ALL_DUMP */
  2062. /* #define QL_REG_DUMP */
  2063. /* #define QL_DEV_DUMP */
  2064. /* #define QL_CB_DUMP */
  2065. /* #define QL_IB_DUMP */
  2066. /* #define QL_OB_DUMP */
  2067. #ifdef QL_REG_DUMP
  2068. void ql_dump_xgmac_control_regs(struct ql_adapter *qdev);
  2069. void ql_dump_routing_entries(struct ql_adapter *qdev);
  2070. void ql_dump_regs(struct ql_adapter *qdev);
  2071. #define QL_DUMP_REGS(qdev) ql_dump_regs(qdev)
  2072. #define QL_DUMP_ROUTE(qdev) ql_dump_routing_entries(qdev)
  2073. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev) ql_dump_xgmac_control_regs(qdev)
  2074. #else
  2075. #define QL_DUMP_REGS(qdev)
  2076. #define QL_DUMP_ROUTE(qdev)
  2077. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev)
  2078. #endif
  2079. #ifdef QL_STAT_DUMP
  2080. void ql_dump_stat(struct ql_adapter *qdev);
  2081. #define QL_DUMP_STAT(qdev) ql_dump_stat(qdev)
  2082. #else
  2083. #define QL_DUMP_STAT(qdev)
  2084. #endif
  2085. #ifdef QL_DEV_DUMP
  2086. void ql_dump_qdev(struct ql_adapter *qdev);
  2087. #define QL_DUMP_QDEV(qdev) ql_dump_qdev(qdev)
  2088. #else
  2089. #define QL_DUMP_QDEV(qdev)
  2090. #endif
  2091. #ifdef QL_CB_DUMP
  2092. void ql_dump_wqicb(struct wqicb *wqicb);
  2093. void ql_dump_tx_ring(struct tx_ring *tx_ring);
  2094. void ql_dump_ricb(struct ricb *ricb);
  2095. void ql_dump_cqicb(struct cqicb *cqicb);
  2096. void ql_dump_rx_ring(struct rx_ring *rx_ring);
  2097. void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id);
  2098. #define QL_DUMP_RICB(ricb) ql_dump_ricb(ricb)
  2099. #define QL_DUMP_WQICB(wqicb) ql_dump_wqicb(wqicb)
  2100. #define QL_DUMP_TX_RING(tx_ring) ql_dump_tx_ring(tx_ring)
  2101. #define QL_DUMP_CQICB(cqicb) ql_dump_cqicb(cqicb)
  2102. #define QL_DUMP_RX_RING(rx_ring) ql_dump_rx_ring(rx_ring)
  2103. #define QL_DUMP_HW_CB(qdev, size, bit, q_id) \
  2104. ql_dump_hw_cb(qdev, size, bit, q_id)
  2105. #else
  2106. #define QL_DUMP_RICB(ricb)
  2107. #define QL_DUMP_WQICB(wqicb)
  2108. #define QL_DUMP_TX_RING(tx_ring)
  2109. #define QL_DUMP_CQICB(cqicb)
  2110. #define QL_DUMP_RX_RING(rx_ring)
  2111. #define QL_DUMP_HW_CB(qdev, size, bit, q_id)
  2112. #endif
  2113. #ifdef QL_OB_DUMP
  2114. void ql_dump_tx_desc(struct tx_buf_desc *tbd);
  2115. void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb);
  2116. void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp);
  2117. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb) ql_dump_ob_mac_iocb(ob_mac_iocb)
  2118. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp) ql_dump_ob_mac_rsp(ob_mac_rsp)
  2119. #else
  2120. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb)
  2121. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp)
  2122. #endif
  2123. #ifdef QL_IB_DUMP
  2124. void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp);
  2125. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp) ql_dump_ib_mac_rsp(ib_mac_rsp)
  2126. #else
  2127. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp)
  2128. #endif
  2129. #ifdef QL_ALL_DUMP
  2130. void ql_dump_all(struct ql_adapter *qdev);
  2131. #define QL_DUMP_ALL(qdev) ql_dump_all(qdev)
  2132. #else
  2133. #define QL_DUMP_ALL(qdev)
  2134. #endif
  2135. #endif /* _QLGE_H_ */