qlcnic_init.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. struct crb_addr_pair {
  10. u32 addr;
  11. u32 data;
  12. };
  13. #define QLCNIC_MAX_CRB_XFORM 60
  14. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  15. #define crb_addr_transform(name) \
  16. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  17. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  18. #define QLCNIC_ADDR_ERROR (0xffffffff)
  19. static int
  20. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  21. static void crb_addr_transform_setup(void)
  22. {
  23. crb_addr_transform(XDMA);
  24. crb_addr_transform(TIMR);
  25. crb_addr_transform(SRE);
  26. crb_addr_transform(SQN3);
  27. crb_addr_transform(SQN2);
  28. crb_addr_transform(SQN1);
  29. crb_addr_transform(SQN0);
  30. crb_addr_transform(SQS3);
  31. crb_addr_transform(SQS2);
  32. crb_addr_transform(SQS1);
  33. crb_addr_transform(SQS0);
  34. crb_addr_transform(RPMX7);
  35. crb_addr_transform(RPMX6);
  36. crb_addr_transform(RPMX5);
  37. crb_addr_transform(RPMX4);
  38. crb_addr_transform(RPMX3);
  39. crb_addr_transform(RPMX2);
  40. crb_addr_transform(RPMX1);
  41. crb_addr_transform(RPMX0);
  42. crb_addr_transform(ROMUSB);
  43. crb_addr_transform(SN);
  44. crb_addr_transform(QMN);
  45. crb_addr_transform(QMS);
  46. crb_addr_transform(PGNI);
  47. crb_addr_transform(PGND);
  48. crb_addr_transform(PGN3);
  49. crb_addr_transform(PGN2);
  50. crb_addr_transform(PGN1);
  51. crb_addr_transform(PGN0);
  52. crb_addr_transform(PGSI);
  53. crb_addr_transform(PGSD);
  54. crb_addr_transform(PGS3);
  55. crb_addr_transform(PGS2);
  56. crb_addr_transform(PGS1);
  57. crb_addr_transform(PGS0);
  58. crb_addr_transform(PS);
  59. crb_addr_transform(PH);
  60. crb_addr_transform(NIU);
  61. crb_addr_transform(I2Q);
  62. crb_addr_transform(EG);
  63. crb_addr_transform(MN);
  64. crb_addr_transform(MS);
  65. crb_addr_transform(CAS2);
  66. crb_addr_transform(CAS1);
  67. crb_addr_transform(CAS0);
  68. crb_addr_transform(CAM);
  69. crb_addr_transform(C2C1);
  70. crb_addr_transform(C2C0);
  71. crb_addr_transform(SMB);
  72. crb_addr_transform(OCM0);
  73. crb_addr_transform(I2C0);
  74. }
  75. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  76. {
  77. struct qlcnic_recv_context *recv_ctx;
  78. struct qlcnic_host_rds_ring *rds_ring;
  79. struct qlcnic_rx_buffer *rx_buf;
  80. int i, ring;
  81. recv_ctx = adapter->recv_ctx;
  82. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  83. rds_ring = &recv_ctx->rds_rings[ring];
  84. for (i = 0; i < rds_ring->num_desc; ++i) {
  85. rx_buf = &(rds_ring->rx_buf_arr[i]);
  86. if (rx_buf->skb == NULL)
  87. continue;
  88. pci_unmap_single(adapter->pdev,
  89. rx_buf->dma,
  90. rds_ring->dma_size,
  91. PCI_DMA_FROMDEVICE);
  92. dev_kfree_skb_any(rx_buf->skb);
  93. }
  94. }
  95. }
  96. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  97. {
  98. struct qlcnic_recv_context *recv_ctx;
  99. struct qlcnic_host_rds_ring *rds_ring;
  100. struct qlcnic_rx_buffer *rx_buf;
  101. int i, ring;
  102. recv_ctx = adapter->recv_ctx;
  103. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  104. rds_ring = &recv_ctx->rds_rings[ring];
  105. INIT_LIST_HEAD(&rds_ring->free_list);
  106. rx_buf = rds_ring->rx_buf_arr;
  107. for (i = 0; i < rds_ring->num_desc; i++) {
  108. list_add_tail(&rx_buf->list,
  109. &rds_ring->free_list);
  110. rx_buf++;
  111. }
  112. }
  113. }
  114. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter,
  115. struct qlcnic_host_tx_ring *tx_ring)
  116. {
  117. struct qlcnic_cmd_buffer *cmd_buf;
  118. struct qlcnic_skb_frag *buffrag;
  119. int i, j;
  120. spin_lock(&tx_ring->tx_clean_lock);
  121. cmd_buf = tx_ring->cmd_buf_arr;
  122. for (i = 0; i < tx_ring->num_desc; i++) {
  123. buffrag = cmd_buf->frag_array;
  124. if (buffrag->dma) {
  125. pci_unmap_single(adapter->pdev, buffrag->dma,
  126. buffrag->length, PCI_DMA_TODEVICE);
  127. buffrag->dma = 0ULL;
  128. }
  129. for (j = 1; j < cmd_buf->frag_count; j++) {
  130. buffrag++;
  131. if (buffrag->dma) {
  132. pci_unmap_page(adapter->pdev, buffrag->dma,
  133. buffrag->length,
  134. PCI_DMA_TODEVICE);
  135. buffrag->dma = 0ULL;
  136. }
  137. }
  138. if (cmd_buf->skb) {
  139. dev_kfree_skb_any(cmd_buf->skb);
  140. cmd_buf->skb = NULL;
  141. }
  142. cmd_buf++;
  143. }
  144. spin_unlock(&tx_ring->tx_clean_lock);
  145. }
  146. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  147. {
  148. struct qlcnic_recv_context *recv_ctx;
  149. struct qlcnic_host_rds_ring *rds_ring;
  150. int ring;
  151. recv_ctx = adapter->recv_ctx;
  152. if (recv_ctx->rds_rings == NULL)
  153. return;
  154. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  155. rds_ring = &recv_ctx->rds_rings[ring];
  156. vfree(rds_ring->rx_buf_arr);
  157. rds_ring->rx_buf_arr = NULL;
  158. }
  159. kfree(recv_ctx->rds_rings);
  160. }
  161. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  162. {
  163. struct qlcnic_recv_context *recv_ctx;
  164. struct qlcnic_host_rds_ring *rds_ring;
  165. struct qlcnic_host_sds_ring *sds_ring;
  166. struct qlcnic_rx_buffer *rx_buf;
  167. int ring, i;
  168. recv_ctx = adapter->recv_ctx;
  169. rds_ring = kcalloc(adapter->max_rds_rings,
  170. sizeof(struct qlcnic_host_rds_ring), GFP_KERNEL);
  171. if (rds_ring == NULL)
  172. goto err_out;
  173. recv_ctx->rds_rings = rds_ring;
  174. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  175. rds_ring = &recv_ctx->rds_rings[ring];
  176. switch (ring) {
  177. case RCV_RING_NORMAL:
  178. rds_ring->num_desc = adapter->num_rxd;
  179. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  180. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  181. break;
  182. case RCV_RING_JUMBO:
  183. rds_ring->num_desc = adapter->num_jumbo_rxd;
  184. rds_ring->dma_size =
  185. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  186. if (adapter->ahw->capabilities &
  187. QLCNIC_FW_CAPABILITY_HW_LRO)
  188. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  189. rds_ring->skb_size =
  190. rds_ring->dma_size + NET_IP_ALIGN;
  191. break;
  192. }
  193. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  194. if (rds_ring->rx_buf_arr == NULL)
  195. goto err_out;
  196. INIT_LIST_HEAD(&rds_ring->free_list);
  197. /*
  198. * Now go through all of them, set reference handles
  199. * and put them in the queues.
  200. */
  201. rx_buf = rds_ring->rx_buf_arr;
  202. for (i = 0; i < rds_ring->num_desc; i++) {
  203. list_add_tail(&rx_buf->list,
  204. &rds_ring->free_list);
  205. rx_buf->ref_handle = i;
  206. rx_buf++;
  207. }
  208. spin_lock_init(&rds_ring->lock);
  209. }
  210. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  211. sds_ring = &recv_ctx->sds_rings[ring];
  212. sds_ring->irq = adapter->msix_entries[ring].vector;
  213. sds_ring->adapter = adapter;
  214. sds_ring->num_desc = adapter->num_rxd;
  215. if (qlcnic_82xx_check(adapter)) {
  216. if (qlcnic_check_multi_tx(adapter) &&
  217. !adapter->ahw->diag_test)
  218. sds_ring->tx_ring = &adapter->tx_ring[ring];
  219. else
  220. sds_ring->tx_ring = &adapter->tx_ring[0];
  221. }
  222. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  223. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  224. }
  225. return 0;
  226. err_out:
  227. qlcnic_free_sw_resources(adapter);
  228. return -ENOMEM;
  229. }
  230. /*
  231. * Utility to translate from internal Phantom CRB address
  232. * to external PCI CRB address.
  233. */
  234. static u32 qlcnic_decode_crb_addr(u32 addr)
  235. {
  236. int i;
  237. u32 base_addr, offset, pci_base;
  238. crb_addr_transform_setup();
  239. pci_base = QLCNIC_ADDR_ERROR;
  240. base_addr = addr & 0xfff00000;
  241. offset = addr & 0x000fffff;
  242. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  243. if (crb_addr_xform[i] == base_addr) {
  244. pci_base = i << 20;
  245. break;
  246. }
  247. }
  248. if (pci_base == QLCNIC_ADDR_ERROR)
  249. return pci_base;
  250. else
  251. return pci_base + offset;
  252. }
  253. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  254. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  255. {
  256. long timeout = 0;
  257. long done = 0;
  258. int err = 0;
  259. cond_resched();
  260. while (done == 0) {
  261. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS, &err);
  262. done &= 2;
  263. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  264. dev_err(&adapter->pdev->dev,
  265. "Timeout reached waiting for rom done");
  266. return -EIO;
  267. }
  268. udelay(1);
  269. }
  270. return 0;
  271. }
  272. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  273. u32 addr, u32 *valp)
  274. {
  275. int err = 0;
  276. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  277. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  278. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  279. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  280. if (qlcnic_wait_rom_done(adapter)) {
  281. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  282. return -EIO;
  283. }
  284. /* reset abyte_cnt and dummy_byte_cnt */
  285. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  286. udelay(10);
  287. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  288. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA, &err);
  289. if (err == -EIO)
  290. return err;
  291. return 0;
  292. }
  293. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  294. u8 *bytes, size_t size)
  295. {
  296. int addridx;
  297. int ret = 0;
  298. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  299. int v;
  300. ret = do_rom_fast_read(adapter, addridx, &v);
  301. if (ret != 0)
  302. break;
  303. *(__le32 *)bytes = cpu_to_le32(v);
  304. bytes += 4;
  305. }
  306. return ret;
  307. }
  308. int
  309. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  310. u8 *bytes, size_t size)
  311. {
  312. int ret;
  313. ret = qlcnic_rom_lock(adapter);
  314. if (ret < 0)
  315. return ret;
  316. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  317. qlcnic_rom_unlock(adapter);
  318. return ret;
  319. }
  320. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  321. {
  322. int ret;
  323. if (qlcnic_rom_lock(adapter) != 0)
  324. return -EIO;
  325. ret = do_rom_fast_read(adapter, addr, valp);
  326. qlcnic_rom_unlock(adapter);
  327. return ret;
  328. }
  329. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  330. {
  331. int addr, err = 0;
  332. int i, n, init_delay;
  333. struct crb_addr_pair *buf;
  334. unsigned offset;
  335. u32 off, val;
  336. struct pci_dev *pdev = adapter->pdev;
  337. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, 0);
  338. QLC_SHARED_REG_WR32(adapter, QLCNIC_RCVPEG_STATE, 0);
  339. /* Halt all the indiviual PEGs and other blocks */
  340. /* disable all I2Q */
  341. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  342. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  343. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  344. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  345. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  346. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  347. /* disable all niu interrupts */
  348. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  349. /* disable xge rx/tx */
  350. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  351. /* disable xg1 rx/tx */
  352. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  353. /* disable sideband mac */
  354. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  355. /* disable ap0 mac */
  356. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  357. /* disable ap1 mac */
  358. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  359. /* halt sre */
  360. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000, &err);
  361. if (err == -EIO)
  362. return err;
  363. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  364. /* halt epg */
  365. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  366. /* halt timers */
  367. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  368. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  369. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  370. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  371. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  372. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  373. /* halt pegs */
  374. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  375. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  376. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  377. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  378. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  379. msleep(20);
  380. qlcnic_rom_unlock(adapter);
  381. /* big hammer don't reset CAM block on reset */
  382. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  383. /* Init HW CRB block */
  384. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  385. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  386. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  387. return -EIO;
  388. }
  389. offset = n & 0xffffU;
  390. n = (n >> 16) & 0xffffU;
  391. if (n >= 1024) {
  392. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  393. return -EIO;
  394. }
  395. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  396. if (buf == NULL)
  397. return -ENOMEM;
  398. for (i = 0; i < n; i++) {
  399. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  400. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  401. kfree(buf);
  402. return -EIO;
  403. }
  404. buf[i].addr = addr;
  405. buf[i].data = val;
  406. }
  407. for (i = 0; i < n; i++) {
  408. off = qlcnic_decode_crb_addr(buf[i].addr);
  409. if (off == QLCNIC_ADDR_ERROR) {
  410. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  411. buf[i].addr);
  412. continue;
  413. }
  414. off += QLCNIC_PCI_CRBSPACE;
  415. if (off & 1)
  416. continue;
  417. /* skipping cold reboot MAGIC */
  418. if (off == QLCNIC_CAM_RAM(0x1fc))
  419. continue;
  420. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  421. continue;
  422. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  423. continue;
  424. if (off == (ROMUSB_GLB + 0xa8))
  425. continue;
  426. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  427. continue;
  428. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  429. continue;
  430. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  431. continue;
  432. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  433. continue;
  434. /* skip the function enable register */
  435. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  436. continue;
  437. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  438. continue;
  439. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  440. continue;
  441. init_delay = 1;
  442. /* After writing this register, HW needs time for CRB */
  443. /* to quiet down (else crb_window returns 0xffffffff) */
  444. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  445. init_delay = 1000;
  446. QLCWR32(adapter, off, buf[i].data);
  447. msleep(init_delay);
  448. }
  449. kfree(buf);
  450. /* Initialize protocol process engine */
  451. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  452. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  453. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  454. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  455. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  456. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  457. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  458. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  459. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  460. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  461. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  462. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  463. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  464. usleep_range(1000, 1500);
  465. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  466. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  467. return 0;
  468. }
  469. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  470. {
  471. u32 val;
  472. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  473. do {
  474. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CMDPEG_STATE);
  475. switch (val) {
  476. case PHAN_INITIALIZE_COMPLETE:
  477. case PHAN_INITIALIZE_ACK:
  478. return 0;
  479. case PHAN_INITIALIZE_FAILED:
  480. goto out_err;
  481. default:
  482. break;
  483. }
  484. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  485. } while (--retries);
  486. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE,
  487. PHAN_INITIALIZE_FAILED);
  488. out_err:
  489. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  490. "complete, state: 0x%x.\n", val);
  491. return -EIO;
  492. }
  493. static int
  494. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  495. {
  496. u32 val;
  497. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  498. do {
  499. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_RCVPEG_STATE);
  500. if (val == PHAN_PEG_RCV_INITIALIZED)
  501. return 0;
  502. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  503. } while (--retries);
  504. if (!retries) {
  505. dev_err(&adapter->pdev->dev, "Receive Peg initialization not "
  506. "complete, state: 0x%x.\n", val);
  507. return -EIO;
  508. }
  509. return 0;
  510. }
  511. int
  512. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  513. {
  514. int err;
  515. err = qlcnic_cmd_peg_ready(adapter);
  516. if (err)
  517. return err;
  518. err = qlcnic_receive_peg_ready(adapter);
  519. if (err)
  520. return err;
  521. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  522. return err;
  523. }
  524. int
  525. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  526. int timeo;
  527. u32 val;
  528. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  529. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  530. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  531. dev_err(&adapter->pdev->dev,
  532. "Not an Ethernet NIC func=%u\n", val);
  533. return -EIO;
  534. }
  535. adapter->ahw->physical_port = (val >> 2);
  536. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  537. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  538. adapter->dev_init_timeo = timeo;
  539. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  540. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  541. adapter->reset_ack_timeo = timeo;
  542. return 0;
  543. }
  544. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  545. struct qlcnic_flt_entry *region_entry)
  546. {
  547. struct qlcnic_flt_header flt_hdr;
  548. struct qlcnic_flt_entry *flt_entry;
  549. int i = 0, ret;
  550. u32 entry_size;
  551. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  552. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  553. (u8 *)&flt_hdr,
  554. sizeof(struct qlcnic_flt_header));
  555. if (ret) {
  556. dev_warn(&adapter->pdev->dev,
  557. "error reading flash layout header\n");
  558. return -EIO;
  559. }
  560. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  561. flt_entry = vzalloc(entry_size);
  562. if (flt_entry == NULL)
  563. return -EIO;
  564. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  565. sizeof(struct qlcnic_flt_header),
  566. (u8 *)flt_entry, entry_size);
  567. if (ret) {
  568. dev_warn(&adapter->pdev->dev,
  569. "error reading flash layout entries\n");
  570. goto err_out;
  571. }
  572. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  573. if (flt_entry[i].region == region)
  574. break;
  575. i++;
  576. }
  577. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  578. dev_warn(&adapter->pdev->dev,
  579. "region=%x not found in %d regions\n", region, i);
  580. ret = -EIO;
  581. goto err_out;
  582. }
  583. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  584. err_out:
  585. vfree(flt_entry);
  586. return ret;
  587. }
  588. int
  589. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  590. {
  591. struct qlcnic_flt_entry fw_entry;
  592. u32 ver = -1, min_ver;
  593. int ret;
  594. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  595. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  596. &fw_entry);
  597. else
  598. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  599. &fw_entry);
  600. if (!ret)
  601. /* 0-4:-signature, 4-8:-fw version */
  602. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  603. (int *)&ver);
  604. else
  605. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  606. (int *)&ver);
  607. ver = QLCNIC_DECODE_VERSION(ver);
  608. min_ver = QLCNIC_MIN_FW_VERSION;
  609. if (ver < min_ver) {
  610. dev_err(&adapter->pdev->dev,
  611. "firmware version %d.%d.%d unsupported."
  612. "Min supported version %d.%d.%d\n",
  613. _major(ver), _minor(ver), _build(ver),
  614. _major(min_ver), _minor(min_ver), _build(min_ver));
  615. return -EINVAL;
  616. }
  617. return 0;
  618. }
  619. static int
  620. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  621. {
  622. u32 capability = 0;
  623. int err = 0;
  624. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY, &err);
  625. if (err == -EIO)
  626. return err;
  627. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  628. return 1;
  629. return 0;
  630. }
  631. static
  632. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  633. {
  634. u32 i, entries;
  635. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  636. entries = le32_to_cpu(directory->num_entries);
  637. for (i = 0; i < entries; i++) {
  638. u32 offs = le32_to_cpu(directory->findex) +
  639. i * le32_to_cpu(directory->entry_size);
  640. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  641. if (tab_type == section)
  642. return (struct uni_table_desc *) &unirom[offs];
  643. }
  644. return NULL;
  645. }
  646. #define FILEHEADER_SIZE (14 * 4)
  647. static int
  648. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  649. {
  650. const u8 *unirom = adapter->fw->data;
  651. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  652. u32 entries, entry_size, tab_size, fw_file_size;
  653. fw_file_size = adapter->fw->size;
  654. if (fw_file_size < FILEHEADER_SIZE)
  655. return -EINVAL;
  656. entries = le32_to_cpu(directory->num_entries);
  657. entry_size = le32_to_cpu(directory->entry_size);
  658. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  659. if (fw_file_size < tab_size)
  660. return -EINVAL;
  661. return 0;
  662. }
  663. static int
  664. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  665. {
  666. struct uni_table_desc *tab_desc;
  667. struct uni_data_desc *descr;
  668. u32 offs, tab_size, data_size, idx;
  669. const u8 *unirom = adapter->fw->data;
  670. __le32 temp;
  671. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  672. QLCNIC_UNI_BOOTLD_IDX_OFF);
  673. idx = le32_to_cpu(temp);
  674. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  675. if (!tab_desc)
  676. return -EINVAL;
  677. tab_size = le32_to_cpu(tab_desc->findex) +
  678. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  679. if (adapter->fw->size < tab_size)
  680. return -EINVAL;
  681. offs = le32_to_cpu(tab_desc->findex) +
  682. le32_to_cpu(tab_desc->entry_size) * idx;
  683. descr = (struct uni_data_desc *)&unirom[offs];
  684. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  685. if (adapter->fw->size < data_size)
  686. return -EINVAL;
  687. return 0;
  688. }
  689. static int
  690. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  691. {
  692. struct uni_table_desc *tab_desc;
  693. struct uni_data_desc *descr;
  694. const u8 *unirom = adapter->fw->data;
  695. u32 offs, tab_size, data_size, idx;
  696. __le32 temp;
  697. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  698. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  699. idx = le32_to_cpu(temp);
  700. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  701. if (!tab_desc)
  702. return -EINVAL;
  703. tab_size = le32_to_cpu(tab_desc->findex) +
  704. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  705. if (adapter->fw->size < tab_size)
  706. return -EINVAL;
  707. offs = le32_to_cpu(tab_desc->findex) +
  708. le32_to_cpu(tab_desc->entry_size) * idx;
  709. descr = (struct uni_data_desc *)&unirom[offs];
  710. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  711. if (adapter->fw->size < data_size)
  712. return -EINVAL;
  713. return 0;
  714. }
  715. static int
  716. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  717. {
  718. struct uni_table_desc *ptab_descr;
  719. const u8 *unirom = adapter->fw->data;
  720. int mn_present = qlcnic_has_mn(adapter);
  721. u32 entries, entry_size, tab_size, i;
  722. __le32 temp;
  723. ptab_descr = qlcnic_get_table_desc(unirom,
  724. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  725. if (!ptab_descr)
  726. return -EINVAL;
  727. entries = le32_to_cpu(ptab_descr->num_entries);
  728. entry_size = le32_to_cpu(ptab_descr->entry_size);
  729. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  730. if (adapter->fw->size < tab_size)
  731. return -EINVAL;
  732. nomn:
  733. for (i = 0; i < entries; i++) {
  734. u32 flags, file_chiprev, offs;
  735. u8 chiprev = adapter->ahw->revision_id;
  736. u32 flagbit;
  737. offs = le32_to_cpu(ptab_descr->findex) +
  738. i * le32_to_cpu(ptab_descr->entry_size);
  739. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  740. flags = le32_to_cpu(temp);
  741. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  742. file_chiprev = le32_to_cpu(temp);
  743. flagbit = mn_present ? 1 : 2;
  744. if ((chiprev == file_chiprev) &&
  745. ((1ULL << flagbit) & flags)) {
  746. adapter->file_prd_off = offs;
  747. return 0;
  748. }
  749. }
  750. if (mn_present) {
  751. mn_present = 0;
  752. goto nomn;
  753. }
  754. return -EINVAL;
  755. }
  756. static int
  757. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  758. {
  759. if (qlcnic_validate_header(adapter)) {
  760. dev_err(&adapter->pdev->dev,
  761. "unified image: header validation failed\n");
  762. return -EINVAL;
  763. }
  764. if (qlcnic_validate_product_offs(adapter)) {
  765. dev_err(&adapter->pdev->dev,
  766. "unified image: product validation failed\n");
  767. return -EINVAL;
  768. }
  769. if (qlcnic_validate_bootld(adapter)) {
  770. dev_err(&adapter->pdev->dev,
  771. "unified image: bootld validation failed\n");
  772. return -EINVAL;
  773. }
  774. if (qlcnic_validate_fw(adapter)) {
  775. dev_err(&adapter->pdev->dev,
  776. "unified image: firmware validation failed\n");
  777. return -EINVAL;
  778. }
  779. return 0;
  780. }
  781. static
  782. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  783. u32 section, u32 idx_offset)
  784. {
  785. const u8 *unirom = adapter->fw->data;
  786. struct uni_table_desc *tab_desc;
  787. u32 offs, idx;
  788. __le32 temp;
  789. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  790. idx = le32_to_cpu(temp);
  791. tab_desc = qlcnic_get_table_desc(unirom, section);
  792. if (tab_desc == NULL)
  793. return NULL;
  794. offs = le32_to_cpu(tab_desc->findex) +
  795. le32_to_cpu(tab_desc->entry_size) * idx;
  796. return (struct uni_data_desc *)&unirom[offs];
  797. }
  798. static u8 *
  799. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  800. {
  801. u32 offs = QLCNIC_BOOTLD_START;
  802. struct uni_data_desc *data_desc;
  803. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  804. QLCNIC_UNI_BOOTLD_IDX_OFF);
  805. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  806. offs = le32_to_cpu(data_desc->findex);
  807. return (u8 *)&adapter->fw->data[offs];
  808. }
  809. static u8 *
  810. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  811. {
  812. u32 offs = QLCNIC_IMAGE_START;
  813. struct uni_data_desc *data_desc;
  814. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  815. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  816. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  817. offs = le32_to_cpu(data_desc->findex);
  818. return (u8 *)&adapter->fw->data[offs];
  819. }
  820. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  821. {
  822. struct uni_data_desc *data_desc;
  823. const u8 *unirom = adapter->fw->data;
  824. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  825. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  826. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  827. return le32_to_cpu(data_desc->size);
  828. else
  829. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  830. }
  831. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  832. {
  833. struct uni_data_desc *fw_data_desc;
  834. const struct firmware *fw = adapter->fw;
  835. u32 major, minor, sub;
  836. __le32 version_offset;
  837. const u8 *ver_str;
  838. int i, ret;
  839. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  840. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  841. return le32_to_cpu(version_offset);
  842. }
  843. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  844. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  845. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  846. le32_to_cpu(fw_data_desc->size) - 17;
  847. for (i = 0; i < 12; i++) {
  848. if (!strncmp(&ver_str[i], "REV=", 4)) {
  849. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  850. &major, &minor, &sub);
  851. if (ret != 3)
  852. return 0;
  853. else
  854. return major + (minor << 8) + (sub << 16);
  855. }
  856. }
  857. return 0;
  858. }
  859. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  860. {
  861. const struct firmware *fw = adapter->fw;
  862. u32 bios_ver, prd_off = adapter->file_prd_off;
  863. u8 *version_offset;
  864. __le32 temp;
  865. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  866. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  867. return le32_to_cpu(*(__le32 *)version_offset);
  868. }
  869. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  870. bios_ver = le32_to_cpu(temp);
  871. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  872. }
  873. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  874. {
  875. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  876. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  877. qlcnic_pcie_sem_unlock(adapter, 2);
  878. }
  879. static int
  880. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  881. {
  882. u32 heartbeat, ret = -EIO;
  883. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  884. adapter->heartbeat = QLC_SHARED_REG_RD32(adapter,
  885. QLCNIC_PEG_ALIVE_COUNTER);
  886. do {
  887. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  888. heartbeat = QLC_SHARED_REG_RD32(adapter,
  889. QLCNIC_PEG_ALIVE_COUNTER);
  890. if (heartbeat != adapter->heartbeat) {
  891. ret = QLCNIC_RCODE_SUCCESS;
  892. break;
  893. }
  894. } while (--retries);
  895. return ret;
  896. }
  897. int
  898. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  899. {
  900. if ((adapter->flags & QLCNIC_FW_HANG) ||
  901. qlcnic_check_fw_hearbeat(adapter)) {
  902. qlcnic_rom_lock_recovery(adapter);
  903. return 1;
  904. }
  905. if (adapter->need_fw_reset)
  906. return 1;
  907. if (adapter->fw)
  908. return 1;
  909. return 0;
  910. }
  911. static const char *fw_name[] = {
  912. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  913. QLCNIC_FLASH_ROMIMAGE_NAME,
  914. };
  915. int
  916. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  917. {
  918. __le64 *ptr64;
  919. u32 i, flashaddr, size;
  920. const struct firmware *fw = adapter->fw;
  921. struct pci_dev *pdev = adapter->pdev;
  922. dev_info(&pdev->dev, "loading firmware from %s\n",
  923. fw_name[adapter->ahw->fw_type]);
  924. if (fw) {
  925. u64 data;
  926. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  927. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  928. flashaddr = QLCNIC_BOOTLD_START;
  929. for (i = 0; i < size; i++) {
  930. data = le64_to_cpu(ptr64[i]);
  931. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  932. return -EIO;
  933. flashaddr += 8;
  934. }
  935. size = qlcnic_get_fw_size(adapter) / 8;
  936. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  937. flashaddr = QLCNIC_IMAGE_START;
  938. for (i = 0; i < size; i++) {
  939. data = le64_to_cpu(ptr64[i]);
  940. if (qlcnic_pci_mem_write_2M(adapter,
  941. flashaddr, data))
  942. return -EIO;
  943. flashaddr += 8;
  944. }
  945. size = qlcnic_get_fw_size(adapter) % 8;
  946. if (size) {
  947. data = le64_to_cpu(ptr64[i]);
  948. if (qlcnic_pci_mem_write_2M(adapter,
  949. flashaddr, data))
  950. return -EIO;
  951. }
  952. } else {
  953. u64 data;
  954. u32 hi, lo;
  955. int ret;
  956. struct qlcnic_flt_entry bootld_entry;
  957. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  958. &bootld_entry);
  959. if (!ret) {
  960. size = bootld_entry.size / 8;
  961. flashaddr = bootld_entry.start_addr;
  962. } else {
  963. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  964. flashaddr = QLCNIC_BOOTLD_START;
  965. dev_info(&pdev->dev,
  966. "using legacy method to get flash fw region");
  967. }
  968. for (i = 0; i < size; i++) {
  969. if (qlcnic_rom_fast_read(adapter,
  970. flashaddr, (int *)&lo) != 0)
  971. return -EIO;
  972. if (qlcnic_rom_fast_read(adapter,
  973. flashaddr + 4, (int *)&hi) != 0)
  974. return -EIO;
  975. data = (((u64)hi << 32) | lo);
  976. if (qlcnic_pci_mem_write_2M(adapter,
  977. flashaddr, data))
  978. return -EIO;
  979. flashaddr += 8;
  980. }
  981. }
  982. usleep_range(1000, 1500);
  983. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  984. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  985. return 0;
  986. }
  987. static int
  988. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  989. {
  990. u32 val;
  991. u32 ver, bios, min_size;
  992. struct pci_dev *pdev = adapter->pdev;
  993. const struct firmware *fw = adapter->fw;
  994. u8 fw_type = adapter->ahw->fw_type;
  995. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  996. if (qlcnic_validate_unified_romimage(adapter))
  997. return -EINVAL;
  998. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  999. } else {
  1000. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  1001. if (val != QLCNIC_BDINFO_MAGIC)
  1002. return -EINVAL;
  1003. min_size = QLCNIC_FW_MIN_SIZE;
  1004. }
  1005. if (fw->size < min_size)
  1006. return -EINVAL;
  1007. val = qlcnic_get_fw_version(adapter);
  1008. ver = QLCNIC_DECODE_VERSION(val);
  1009. if (ver < QLCNIC_MIN_FW_VERSION) {
  1010. dev_err(&pdev->dev,
  1011. "%s: firmware version %d.%d.%d unsupported\n",
  1012. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1013. return -EINVAL;
  1014. }
  1015. val = qlcnic_get_bios_version(adapter);
  1016. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1017. if (val != bios) {
  1018. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1019. fw_name[fw_type]);
  1020. return -EINVAL;
  1021. }
  1022. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID, QLCNIC_BDINFO_MAGIC);
  1023. return 0;
  1024. }
  1025. static void
  1026. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1027. {
  1028. u8 fw_type;
  1029. switch (adapter->ahw->fw_type) {
  1030. case QLCNIC_UNKNOWN_ROMIMAGE:
  1031. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1032. break;
  1033. case QLCNIC_UNIFIED_ROMIMAGE:
  1034. default:
  1035. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1036. break;
  1037. }
  1038. adapter->ahw->fw_type = fw_type;
  1039. }
  1040. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1041. {
  1042. struct pci_dev *pdev = adapter->pdev;
  1043. int rc;
  1044. adapter->ahw->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1045. next:
  1046. qlcnic_get_next_fwtype(adapter);
  1047. if (adapter->ahw->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1048. adapter->fw = NULL;
  1049. } else {
  1050. rc = reject_firmware(&adapter->fw,
  1051. fw_name[adapter->ahw->fw_type],
  1052. &pdev->dev);
  1053. if (rc != 0)
  1054. goto next;
  1055. rc = qlcnic_validate_firmware(adapter);
  1056. if (rc != 0) {
  1057. release_firmware(adapter->fw);
  1058. usleep_range(1000, 1500);
  1059. goto next;
  1060. }
  1061. }
  1062. }
  1063. void
  1064. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1065. {
  1066. release_firmware(adapter->fw);
  1067. adapter->fw = NULL;
  1068. }