cx231xx-conf-reg.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. cx231xx_conf-reg.h - driver for Conexant Cx23100/101/102 USB
  3. video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #ifndef _POLARIS_REG_H_
  18. #define _POLARIS_REG_H_
  19. #define BOARD_CFG_STAT 0x0
  20. #define TS_MODE_REG 0x4
  21. #define TS1_CFG_REG 0x8
  22. #define TS1_LENGTH_REG 0xc
  23. #define TS2_CFG_REG 0x10
  24. #define TS2_LENGTH_REG 0x14
  25. #define EP_MODE_SET 0x18
  26. #define CIR_PWR_PTN1 0x1c
  27. #define CIR_PWR_PTN2 0x20
  28. #define CIR_PWR_PTN3 0x24
  29. #define CIR_PWR_MASK0 0x28
  30. #define CIR_PWR_MASK1 0x2c
  31. #define CIR_PWR_MASK2 0x30
  32. #define CIR_GAIN 0x34
  33. #define CIR_CAR_REG 0x38
  34. #define CIR_OT_CFG1 0x40
  35. #define CIR_OT_CFG2 0x44
  36. #define GBULK_BIT_EN 0x68
  37. #define PWR_CTL_EN 0x74
  38. /* Polaris Endpoints capture mask for register EP_MODE_SET */
  39. #define ENABLE_EP1 0x01 /* Bit[0]=1 */
  40. #define ENABLE_EP2 0x02 /* Bit[1]=1 */
  41. #define ENABLE_EP3 0x04 /* Bit[2]=1 */
  42. #define ENABLE_EP4 0x08 /* Bit[3]=1 */
  43. #define ENABLE_EP5 0x10 /* Bit[4]=1 */
  44. #define ENABLE_EP6 0x20 /* Bit[5]=1 */
  45. /* Bit definition for register PWR_CTL_EN */
  46. #define PWR_MODE_MASK 0x17f
  47. #define PWR_AV_EN 0x08 /* bit3 */
  48. #define PWR_ISO_EN 0x40 /* bit6 */
  49. #define PWR_AV_MODE 0x30 /* bit4,5 */
  50. #define PWR_TUNER_EN 0x04 /* bit2 */
  51. #define PWR_DEMOD_EN 0x02 /* bit1 */
  52. #define I2C_DEMOD_EN 0x01 /* bit0 */
  53. #define PWR_RESETOUT_EN 0x100 /* bit8 */
  54. enum AV_MODE{
  55. POLARIS_AVMODE_DEFAULT = 0,
  56. POLARIS_AVMODE_DIGITAL = 0x10,
  57. POLARIS_AVMODE_ANALOGT_TV = 0x20,
  58. POLARIS_AVMODE_ENXTERNAL_AV = 0x30,
  59. };
  60. /* Colibri Registers */
  61. #define SINGLE_ENDED 0x0
  62. #define LOW_IF 0x4
  63. #define EU_IF 0x9
  64. #define US_IF 0xa
  65. #define SUP_BLK_TUNE1 0x00
  66. #define SUP_BLK_TUNE2 0x01
  67. #define SUP_BLK_TUNE3 0x02
  68. #define SUP_BLK_XTAL 0x03
  69. #define SUP_BLK_PLL1 0x04
  70. #define SUP_BLK_PLL2 0x05
  71. #define SUP_BLK_PLL3 0x06
  72. #define SUP_BLK_REF 0x07
  73. #define SUP_BLK_PWRDN 0x08
  74. #define SUP_BLK_TESTPAD 0x09
  75. #define ADC_COM_INT5_STAB_REF 0x0a
  76. #define ADC_COM_QUANT 0x0b
  77. #define ADC_COM_BIAS1 0x0c
  78. #define ADC_COM_BIAS2 0x0d
  79. #define ADC_COM_BIAS3 0x0e
  80. #define TESTBUS_CTRL 0x12
  81. #define FLD_PWRDN_TUNING_BIAS 0x10
  82. #define FLD_PWRDN_ENABLE_PLL 0x08
  83. #define FLD_PWRDN_PD_BANDGAP 0x04
  84. #define FLD_PWRDN_PD_BIAS 0x02
  85. #define FLD_PWRDN_PD_TUNECK 0x01
  86. #define ADC_STATUS_CH1 0x20
  87. #define ADC_STATUS_CH2 0x40
  88. #define ADC_STATUS_CH3 0x60
  89. #define ADC_STATUS2_CH1 0x21
  90. #define ADC_STATUS2_CH2 0x41
  91. #define ADC_STATUS2_CH3 0x61
  92. #define ADC_CAL_ATEST_CH1 0x22
  93. #define ADC_CAL_ATEST_CH2 0x42
  94. #define ADC_CAL_ATEST_CH3 0x62
  95. #define ADC_PWRDN_CLAMP_CH1 0x23
  96. #define ADC_PWRDN_CLAMP_CH2 0x43
  97. #define ADC_PWRDN_CLAMP_CH3 0x63
  98. #define ADC_CTRL_DAC23_CH1 0x24
  99. #define ADC_CTRL_DAC23_CH2 0x44
  100. #define ADC_CTRL_DAC23_CH3 0x64
  101. #define ADC_CTRL_DAC1_CH1 0x25
  102. #define ADC_CTRL_DAC1_CH2 0x45
  103. #define ADC_CTRL_DAC1_CH3 0x65
  104. #define ADC_DCSERVO_DEM_CH1 0x26
  105. #define ADC_DCSERVO_DEM_CH2 0x46
  106. #define ADC_DCSERVO_DEM_CH3 0x66
  107. #define ADC_FB_FRCRST_CH1 0x27
  108. #define ADC_FB_FRCRST_CH2 0x47
  109. #define ADC_FB_FRCRST_CH3 0x67
  110. #define ADC_INPUT_CH1 0x28
  111. #define ADC_INPUT_CH2 0x48
  112. #define ADC_INPUT_CH3 0x68
  113. #define INPUT_SEL_MASK 0x30 /* [5:4] in_sel */
  114. #define ADC_NTF_PRECLMP_EN_CH1 0x29
  115. #define ADC_NTF_PRECLMP_EN_CH2 0x49
  116. #define ADC_NTF_PRECLMP_EN_CH3 0x69
  117. #define ADC_QGAIN_RES_TRM_CH1 0x2a
  118. #define ADC_QGAIN_RES_TRM_CH2 0x4a
  119. #define ADC_QGAIN_RES_TRM_CH3 0x6a
  120. #define ADC_SOC_PRECLMP_TERM_CH1 0x2b
  121. #define ADC_SOC_PRECLMP_TERM_CH2 0x4b
  122. #define ADC_SOC_PRECLMP_TERM_CH3 0x6b
  123. #define TESTBUS_CTRL_CH1 0x32
  124. #define TESTBUS_CTRL_CH2 0x52
  125. #define TESTBUS_CTRL_CH3 0x72
  126. /******************************************************************************
  127. * DIF registers *
  128. ******************************************************************************/
  129. #define DIRECT_IF_REVB_BASE 0x00300
  130. /*****************************************************************************/
  131. #define DIF_PLL_FREQ_WORD (DIRECT_IF_REVB_BASE + 0x00000000)
  132. /*****************************************************************************/
  133. #define FLD_DIF_PLL_LOCK 0x80000000
  134. /* Reserved [30:29] */
  135. #define FLD_DIF_PLL_FREE_RUN 0x10000000
  136. #define FLD_DIF_PLL_FREQ 0x0fffffff
  137. /*****************************************************************************/
  138. #define DIF_PLL_CTRL (DIRECT_IF_REVB_BASE + 0x00000004)
  139. /*****************************************************************************/
  140. #define FLD_DIF_KD_PD 0xff000000
  141. /* Reserved [23:20] */
  142. #define FLD_DIF_KDS_PD 0x000f0000
  143. #define FLD_DIF_KI_PD 0x0000ff00
  144. /* Reserved [7:4] */
  145. #define FLD_DIF_KIS_PD 0x0000000f
  146. /*****************************************************************************/
  147. #define DIF_PLL_CTRL1 (DIRECT_IF_REVB_BASE + 0x00000008)
  148. /*****************************************************************************/
  149. #define FLD_DIF_KD_FD 0xff000000
  150. /* Reserved [23:20] */
  151. #define FLD_DIF_KDS_FD 0x000f0000
  152. #define FLD_DIF_KI_FD 0x0000ff00
  153. #define FLD_DIF_SIG_PROP_SZ 0x000000f0
  154. #define FLD_DIF_KIS_FD 0x0000000f
  155. /*****************************************************************************/
  156. #define DIF_PLL_CTRL2 (DIRECT_IF_REVB_BASE + 0x0000000c)
  157. /*****************************************************************************/
  158. #define FLD_DIF_PLL_AGC_REF 0xfff00000
  159. #define FLD_DIF_PLL_AGC_KI 0x000f0000
  160. /* Reserved [15] */
  161. #define FLD_DIF_FREQ_LIMIT 0x00007000
  162. #define FLD_DIF_K_FD 0x00000f00
  163. #define FLD_DIF_DOWNSMPL_FD 0x000000ff
  164. /*****************************************************************************/
  165. #define DIF_PLL_CTRL3 (DIRECT_IF_REVB_BASE + 0x00000010)
  166. /*****************************************************************************/
  167. /* Reserved [31:16] */
  168. #define FLD_DIF_PLL_AGC_EN 0x00008000
  169. /* Reserved [14:12] */
  170. #define FLD_DIF_PLL_MAN_GAIN 0x00000fff
  171. /*****************************************************************************/
  172. #define DIF_AGC_IF_REF (DIRECT_IF_REVB_BASE + 0x00000014)
  173. /*****************************************************************************/
  174. #define FLD_DIF_K_AGC_RF 0xf0000000
  175. #define FLD_DIF_K_AGC_IF 0x0f000000
  176. #define FLD_DIF_K_AGC_INT 0x00f00000
  177. /* Reserved [19:12] */
  178. #define FLD_DIF_IF_REF 0x00000fff
  179. /*****************************************************************************/
  180. #define DIF_AGC_CTRL_IF (DIRECT_IF_REVB_BASE + 0x00000018)
  181. /*****************************************************************************/
  182. #define FLD_DIF_IF_MAX 0xff000000
  183. #define FLD_DIF_IF_MIN 0x00ff0000
  184. #define FLD_DIF_IF_AGC 0x0000ffff
  185. /*****************************************************************************/
  186. #define DIF_AGC_CTRL_INT (DIRECT_IF_REVB_BASE + 0x0000001c)
  187. /*****************************************************************************/
  188. #define FLD_DIF_INT_MAX 0xff000000
  189. #define FLD_DIF_INT_MIN 0x00ff0000
  190. #define FLD_DIF_INT_AGC 0x0000ffff
  191. /*****************************************************************************/
  192. #define DIF_AGC_CTRL_RF (DIRECT_IF_REVB_BASE + 0x00000020)
  193. /*****************************************************************************/
  194. #define FLD_DIF_RF_MAX 0xff000000
  195. #define FLD_DIF_RF_MIN 0x00ff0000
  196. #define FLD_DIF_RF_AGC 0x0000ffff
  197. /*****************************************************************************/
  198. #define DIF_AGC_IF_INT_CURRENT (DIRECT_IF_REVB_BASE + 0x00000024)
  199. /*****************************************************************************/
  200. #define FLD_DIF_IF_AGC_IN 0xffff0000
  201. #define FLD_DIF_INT_AGC_IN 0x0000ffff
  202. /*****************************************************************************/
  203. #define DIF_AGC_RF_CURRENT (DIRECT_IF_REVB_BASE + 0x00000028)
  204. /*****************************************************************************/
  205. /* Reserved [31:16] */
  206. #define FLD_DIF_RF_AGC_IN 0x0000ffff
  207. /*****************************************************************************/
  208. #define DIF_VIDEO_AGC_CTRL (DIRECT_IF_REVB_BASE + 0x0000002c)
  209. /*****************************************************************************/
  210. #define FLD_DIF_AFD 0xc0000000
  211. #define FLD_DIF_K_VID_AGC 0x30000000
  212. #define FLD_DIF_LINE_LENGTH 0x0fff0000
  213. #define FLD_DIF_AGC_GAIN 0x0000ffff
  214. /*****************************************************************************/
  215. #define DIF_VID_AUD_OVERRIDE (DIRECT_IF_REVB_BASE + 0x00000030)
  216. /*****************************************************************************/
  217. #define FLD_DIF_AUDIO_AGC_OVERRIDE 0x80000000
  218. /* Reserved [30:30] */
  219. #define FLD_DIF_AUDIO_MAN_GAIN 0x3f000000
  220. /* Reserved [23:17] */
  221. #define FLD_DIF_VID_AGC_OVERRIDE 0x00010000
  222. #define FLD_DIF_VID_MAN_GAIN 0x0000ffff
  223. /*****************************************************************************/
  224. #define DIF_AV_SEP_CTRL (DIRECT_IF_REVB_BASE + 0x00000034)
  225. /*****************************************************************************/
  226. #define FLD_DIF_LPF_FREQ 0xc0000000
  227. #define FLD_DIF_AV_PHASE_INC 0x3f000000
  228. #define FLD_DIF_AUDIO_FREQ 0x00ffffff
  229. /*****************************************************************************/
  230. #define DIF_COMP_FLT_CTRL (DIRECT_IF_REVB_BASE + 0x00000038)
  231. /*****************************************************************************/
  232. /* Reserved [31:24] */
  233. #define FLD_DIF_IIR23_R2 0x00ff0000
  234. #define FLD_DIF_IIR23_R1 0x0000ff00
  235. #define FLD_DIF_IIR1_R1 0x000000ff
  236. /*****************************************************************************/
  237. #define DIF_MISC_CTRL (DIRECT_IF_REVB_BASE + 0x0000003c)
  238. /*****************************************************************************/
  239. #define FLD_DIF_DIF_BYPASS 0x80000000
  240. #define FLD_DIF_FM_NYQ_GAIN 0x40000000
  241. #define FLD_DIF_RF_AGC_ENA 0x20000000
  242. #define FLD_DIF_INT_AGC_ENA 0x10000000
  243. #define FLD_DIF_IF_AGC_ENA 0x08000000
  244. #define FLD_DIF_FORCE_RF_IF_LOCK 0x04000000
  245. #define FLD_DIF_VIDEO_AGC_ENA 0x02000000
  246. #define FLD_DIF_RF_AGC_INV 0x01000000
  247. #define FLD_DIF_INT_AGC_INV 0x00800000
  248. #define FLD_DIF_IF_AGC_INV 0x00400000
  249. #define FLD_DIF_SPEC_INV 0x00200000
  250. #define FLD_DIF_AUD_FULL_BW 0x00100000
  251. #define FLD_DIF_AUD_SRC_SEL 0x00080000
  252. /* Reserved [18] */
  253. #define FLD_DIF_IF_FREQ 0x00030000
  254. /* Reserved [15:14] */
  255. #define FLD_DIF_TIP_OFFSET 0x00003f00
  256. /* Reserved [7:5] */
  257. #define FLD_DIF_DITHER_ENA 0x00000010
  258. /* Reserved [3:1] */
  259. #define FLD_DIF_RF_IF_LOCK 0x00000001
  260. /*****************************************************************************/
  261. #define DIF_SRC_PHASE_INC (DIRECT_IF_REVB_BASE + 0x00000040)
  262. /*****************************************************************************/
  263. /* Reserved [31:29] */
  264. #define FLD_DIF_PHASE_INC 0x1fffffff
  265. /*****************************************************************************/
  266. #define DIF_SRC_GAIN_CONTROL (DIRECT_IF_REVB_BASE + 0x00000044)
  267. /*****************************************************************************/
  268. /* Reserved [31:16] */
  269. #define FLD_DIF_SRC_KI 0x0000ff00
  270. #define FLD_DIF_SRC_KD 0x000000ff
  271. /*****************************************************************************/
  272. #define DIF_BPF_COEFF01 (DIRECT_IF_REVB_BASE + 0x00000048)
  273. /*****************************************************************************/
  274. /* Reserved [31:19] */
  275. #define FLD_DIF_BPF_COEFF_0 0x00070000
  276. /* Reserved [15:4] */
  277. #define FLD_DIF_BPF_COEFF_1 0x0000000f
  278. /*****************************************************************************/
  279. #define DIF_BPF_COEFF23 (DIRECT_IF_REVB_BASE + 0x0000004c)
  280. /*****************************************************************************/
  281. /* Reserved [31:22] */
  282. #define FLD_DIF_BPF_COEFF_2 0x003f0000
  283. /* Reserved [15:7] */
  284. #define FLD_DIF_BPF_COEFF_3 0x0000007f
  285. /*****************************************************************************/
  286. #define DIF_BPF_COEFF45 (DIRECT_IF_REVB_BASE + 0x00000050)
  287. /*****************************************************************************/
  288. /* Reserved [31:24] */
  289. #define FLD_DIF_BPF_COEFF_4 0x00ff0000
  290. /* Reserved [15:8] */
  291. #define FLD_DIF_BPF_COEFF_5 0x000000ff
  292. /*****************************************************************************/
  293. #define DIF_BPF_COEFF67 (DIRECT_IF_REVB_BASE + 0x00000054)
  294. /*****************************************************************************/
  295. /* Reserved [31:25] */
  296. #define FLD_DIF_BPF_COEFF_6 0x01ff0000
  297. /* Reserved [15:9] */
  298. #define FLD_DIF_BPF_COEFF_7 0x000001ff
  299. /*****************************************************************************/
  300. #define DIF_BPF_COEFF89 (DIRECT_IF_REVB_BASE + 0x00000058)
  301. /*****************************************************************************/
  302. /* Reserved [31:26] */
  303. #define FLD_DIF_BPF_COEFF_8 0x03ff0000
  304. /* Reserved [15:10] */
  305. #define FLD_DIF_BPF_COEFF_9 0x000003ff
  306. /*****************************************************************************/
  307. #define DIF_BPF_COEFF1011 (DIRECT_IF_REVB_BASE + 0x0000005c)
  308. /*****************************************************************************/
  309. /* Reserved [31:27] */
  310. #define FLD_DIF_BPF_COEFF_10 0x07ff0000
  311. /* Reserved [15:11] */
  312. #define FLD_DIF_BPF_COEFF_11 0x000007ff
  313. /*****************************************************************************/
  314. #define DIF_BPF_COEFF1213 (DIRECT_IF_REVB_BASE + 0x00000060)
  315. /*****************************************************************************/
  316. /* Reserved [31:27] */
  317. #define FLD_DIF_BPF_COEFF_12 0x07ff0000
  318. /* Reserved [15:12] */
  319. #define FLD_DIF_BPF_COEFF_13 0x00000fff
  320. /*****************************************************************************/
  321. #define DIF_BPF_COEFF1415 (DIRECT_IF_REVB_BASE + 0x00000064)
  322. /*****************************************************************************/
  323. /* Reserved [31:28] */
  324. #define FLD_DIF_BPF_COEFF_14 0x0fff0000
  325. /* Reserved [15:12] */
  326. #define FLD_DIF_BPF_COEFF_15 0x00000fff
  327. /*****************************************************************************/
  328. #define DIF_BPF_COEFF1617 (DIRECT_IF_REVB_BASE + 0x00000068)
  329. /*****************************************************************************/
  330. /* Reserved [31:29] */
  331. #define FLD_DIF_BPF_COEFF_16 0x1fff0000
  332. /* Reserved [15:13] */
  333. #define FLD_DIF_BPF_COEFF_17 0x00001fff
  334. /*****************************************************************************/
  335. #define DIF_BPF_COEFF1819 (DIRECT_IF_REVB_BASE + 0x0000006c)
  336. /*****************************************************************************/
  337. /* Reserved [31:29] */
  338. #define FLD_DIF_BPF_COEFF_18 0x1fff0000
  339. /* Reserved [15:13] */
  340. #define FLD_DIF_BPF_COEFF_19 0x00001fff
  341. /*****************************************************************************/
  342. #define DIF_BPF_COEFF2021 (DIRECT_IF_REVB_BASE + 0x00000070)
  343. /*****************************************************************************/
  344. /* Reserved [31:29] */
  345. #define FLD_DIF_BPF_COEFF_20 0x1fff0000
  346. /* Reserved [15:14] */
  347. #define FLD_DIF_BPF_COEFF_21 0x00003fff
  348. /*****************************************************************************/
  349. #define DIF_BPF_COEFF2223 (DIRECT_IF_REVB_BASE + 0x00000074)
  350. /*****************************************************************************/
  351. /* Reserved [31:30] */
  352. #define FLD_DIF_BPF_COEFF_22 0x3fff0000
  353. /* Reserved [15:14] */
  354. #define FLD_DIF_BPF_COEFF_23 0x00003fff
  355. /*****************************************************************************/
  356. #define DIF_BPF_COEFF2425 (DIRECT_IF_REVB_BASE + 0x00000078)
  357. /*****************************************************************************/
  358. /* Reserved [31:30] */
  359. #define FLD_DIF_BPF_COEFF_24 0x3fff0000
  360. /* Reserved [15:14] */
  361. #define FLD_DIF_BPF_COEFF_25 0x00003fff
  362. /*****************************************************************************/
  363. #define DIF_BPF_COEFF2627 (DIRECT_IF_REVB_BASE + 0x0000007c)
  364. /*****************************************************************************/
  365. /* Reserved [31:30] */
  366. #define FLD_DIF_BPF_COEFF_26 0x3fff0000
  367. /* Reserved [15:14] */
  368. #define FLD_DIF_BPF_COEFF_27 0x00003fff
  369. /*****************************************************************************/
  370. #define DIF_BPF_COEFF2829 (DIRECT_IF_REVB_BASE + 0x00000080)
  371. /*****************************************************************************/
  372. /* Reserved [31:30] */
  373. #define FLD_DIF_BPF_COEFF_28 0x3fff0000
  374. /* Reserved [15:14] */
  375. #define FLD_DIF_BPF_COEFF_29 0x00003fff
  376. /*****************************************************************************/
  377. #define DIF_BPF_COEFF3031 (DIRECT_IF_REVB_BASE + 0x00000084)
  378. /*****************************************************************************/
  379. /* Reserved [31:30] */
  380. #define FLD_DIF_BPF_COEFF_30 0x3fff0000
  381. /* Reserved [15:14] */
  382. #define FLD_DIF_BPF_COEFF_31 0x00003fff
  383. /*****************************************************************************/
  384. #define DIF_BPF_COEFF3233 (DIRECT_IF_REVB_BASE + 0x00000088)
  385. /*****************************************************************************/
  386. /* Reserved [31:30] */
  387. #define FLD_DIF_BPF_COEFF_32 0x3fff0000
  388. /* Reserved [15:14] */
  389. #define FLD_DIF_BPF_COEFF_33 0x00003fff
  390. /*****************************************************************************/
  391. #define DIF_BPF_COEFF3435 (DIRECT_IF_REVB_BASE + 0x0000008c)
  392. /*****************************************************************************/
  393. /* Reserved [31:30] */
  394. #define FLD_DIF_BPF_COEFF_34 0x3fff0000
  395. /* Reserved [15:14] */
  396. #define FLD_DIF_BPF_COEFF_35 0x00003fff
  397. /*****************************************************************************/
  398. #define DIF_BPF_COEFF36 (DIRECT_IF_REVB_BASE + 0x00000090)
  399. /*****************************************************************************/
  400. /* Reserved [31:30] */
  401. #define FLD_DIF_BPF_COEFF_36 0x3fff0000
  402. /* Reserved [15:0] */
  403. /*****************************************************************************/
  404. #define DIF_RPT_VARIANCE (DIRECT_IF_REVB_BASE + 0x00000094)
  405. /*****************************************************************************/
  406. /* Reserved [31:20] */
  407. #define FLD_DIF_RPT_VARIANCE 0x000fffff
  408. /*****************************************************************************/
  409. #define DIF_SOFT_RST_CTRL_REVB (DIRECT_IF_REVB_BASE + 0x00000098)
  410. /*****************************************************************************/
  411. /* Reserved [31:8] */
  412. #define FLD_DIF_DIF_SOFT_RST 0x00000080
  413. #define FLD_DIF_DIF_REG_RST_MSK 0x00000040
  414. #define FLD_DIF_AGC_RST_MSK 0x00000020
  415. #define FLD_DIF_CMP_RST_MSK 0x00000010
  416. #define FLD_DIF_AVS_RST_MSK 0x00000008
  417. #define FLD_DIF_NYQ_RST_MSK 0x00000004
  418. #define FLD_DIF_DIF_SRC_RST_MSK 0x00000002
  419. #define FLD_DIF_PLL_RST_MSK 0x00000001
  420. /*****************************************************************************/
  421. #define DIF_PLL_FREQ_ERR (DIRECT_IF_REVB_BASE + 0x0000009c)
  422. /*****************************************************************************/
  423. /* Reserved [31:25] */
  424. #define FLD_DIF_CTL_IP 0x01ffffff
  425. #endif