rv770d.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #ifndef RV770_H
  28. #define RV770_H
  29. #define R7XX_MAX_SH_GPRS 256
  30. #define R7XX_MAX_TEMP_GPRS 16
  31. #define R7XX_MAX_SH_THREADS 256
  32. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  33. #define R7XX_MAX_BACKENDS 8
  34. #define R7XX_MAX_BACKENDS_MASK 0xff
  35. #define R7XX_MAX_SIMDS 16
  36. #define R7XX_MAX_SIMDS_MASK 0xffff
  37. #define R7XX_MAX_PIPES 8
  38. #define R7XX_MAX_PIPES_MASK 0xff
  39. /* discrete uvd clocks */
  40. #define CG_UPLL_FUNC_CNTL 0x718
  41. # define UPLL_RESET_MASK 0x00000001
  42. # define UPLL_SLEEP_MASK 0x00000002
  43. # define UPLL_BYPASS_EN_MASK 0x00000004
  44. # define UPLL_CTLREQ_MASK 0x00000008
  45. # define UPLL_REF_DIV(x) ((x) << 16)
  46. # define UPLL_REF_DIV_MASK 0x003F0000
  47. # define UPLL_CTLACK_MASK 0x40000000
  48. # define UPLL_CTLACK2_MASK 0x80000000
  49. #define CG_UPLL_FUNC_CNTL_2 0x71c
  50. # define UPLL_SW_HILEN(x) ((x) << 0)
  51. # define UPLL_SW_LOLEN(x) ((x) << 4)
  52. # define UPLL_SW_HILEN2(x) ((x) << 8)
  53. # define UPLL_SW_LOLEN2(x) ((x) << 12)
  54. # define UPLL_SW_MASK 0x0000FFFF
  55. # define VCLK_SRC_SEL(x) ((x) << 20)
  56. # define VCLK_SRC_SEL_MASK 0x01F00000
  57. # define DCLK_SRC_SEL(x) ((x) << 25)
  58. # define DCLK_SRC_SEL_MASK 0x3E000000
  59. #define CG_UPLL_FUNC_CNTL_3 0x720
  60. # define UPLL_FB_DIV(x) ((x) << 0)
  61. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  62. /* pm registers */
  63. #define SMC_SRAM_ADDR 0x200
  64. #define SMC_SRAM_AUTO_INC_DIS (1 << 16)
  65. #define SMC_SRAM_DATA 0x204
  66. #define SMC_IO 0x208
  67. #define SMC_RST_N (1 << 0)
  68. #define SMC_STOP_MODE (1 << 2)
  69. #define SMC_CLK_EN (1 << 11)
  70. #define SMC_MSG 0x20c
  71. #define HOST_SMC_MSG(x) ((x) << 0)
  72. #define HOST_SMC_MSG_MASK (0xff << 0)
  73. #define HOST_SMC_MSG_SHIFT 0
  74. #define HOST_SMC_RESP(x) ((x) << 8)
  75. #define HOST_SMC_RESP_MASK (0xff << 8)
  76. #define HOST_SMC_RESP_SHIFT 8
  77. #define SMC_HOST_MSG(x) ((x) << 16)
  78. #define SMC_HOST_MSG_MASK (0xff << 16)
  79. #define SMC_HOST_MSG_SHIFT 16
  80. #define SMC_HOST_RESP(x) ((x) << 24)
  81. #define SMC_HOST_RESP_MASK (0xff << 24)
  82. #define SMC_HOST_RESP_SHIFT 24
  83. #define SMC_ISR_FFD8_FFDB 0x218
  84. #define CG_SPLL_FUNC_CNTL 0x600
  85. #define SPLL_RESET (1 << 0)
  86. #define SPLL_SLEEP (1 << 1)
  87. #define SPLL_DIVEN (1 << 2)
  88. #define SPLL_BYPASS_EN (1 << 3)
  89. #define SPLL_REF_DIV(x) ((x) << 4)
  90. #define SPLL_REF_DIV_MASK (0x3f << 4)
  91. #define SPLL_HILEN(x) ((x) << 12)
  92. #define SPLL_HILEN_MASK (0xf << 12)
  93. #define SPLL_LOLEN(x) ((x) << 16)
  94. #define SPLL_LOLEN_MASK (0xf << 16)
  95. #define CG_SPLL_FUNC_CNTL_2 0x604
  96. #define SCLK_MUX_SEL(x) ((x) << 0)
  97. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  98. #define SCLK_MUX_UPDATE (1 << 26)
  99. #define CG_SPLL_FUNC_CNTL_3 0x608
  100. #define SPLL_FB_DIV(x) ((x) << 0)
  101. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  102. #define SPLL_DITHEN (1 << 28)
  103. #define CG_SPLL_STATUS 0x60c
  104. #define SPLL_CHG_STATUS (1 << 1)
  105. #define SPLL_CNTL_MODE 0x610
  106. #define SPLL_DIV_SYNC (1 << 5)
  107. #define MPLL_CNTL_MODE 0x61c
  108. # define MPLL_MCLK_SEL (1 << 11)
  109. # define RV730_MPLL_MCLK_SEL (1 << 25)
  110. #define MPLL_AD_FUNC_CNTL 0x624
  111. #define CLKF(x) ((x) << 0)
  112. #define CLKF_MASK (0x7f << 0)
  113. #define CLKR(x) ((x) << 7)
  114. #define CLKR_MASK (0x1f << 7)
  115. #define CLKFRAC(x) ((x) << 12)
  116. #define CLKFRAC_MASK (0x1f << 12)
  117. #define YCLK_POST_DIV(x) ((x) << 17)
  118. #define YCLK_POST_DIV_MASK (3 << 17)
  119. #define IBIAS(x) ((x) << 20)
  120. #define IBIAS_MASK (0x3ff << 20)
  121. #define RESET (1 << 30)
  122. #define PDNB (1 << 31)
  123. #define MPLL_AD_FUNC_CNTL_2 0x628
  124. #define BYPASS (1 << 19)
  125. #define BIAS_GEN_PDNB (1 << 24)
  126. #define RESET_EN (1 << 25)
  127. #define VCO_MODE (1 << 29)
  128. #define MPLL_DQ_FUNC_CNTL 0x62c
  129. #define MPLL_DQ_FUNC_CNTL_2 0x630
  130. #define GENERAL_PWRMGT 0x63c
  131. # define GLOBAL_PWRMGT_EN (1 << 0)
  132. # define STATIC_PM_EN (1 << 1)
  133. # define THERMAL_PROTECTION_DIS (1 << 2)
  134. # define THERMAL_PROTECTION_TYPE (1 << 3)
  135. # define ENABLE_GEN2PCIE (1 << 4)
  136. # define ENABLE_GEN2XSP (1 << 5)
  137. # define SW_SMIO_INDEX(x) ((x) << 6)
  138. # define SW_SMIO_INDEX_MASK (3 << 6)
  139. # define SW_SMIO_INDEX_SHIFT 6
  140. # define LOW_VOLT_D2_ACPI (1 << 8)
  141. # define LOW_VOLT_D3_ACPI (1 << 9)
  142. # define VOLT_PWRMGT_EN (1 << 10)
  143. # define BACKBIAS_PAD_EN (1 << 18)
  144. # define BACKBIAS_VALUE (1 << 19)
  145. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  146. # define AC_DC_SW (1 << 24)
  147. #define CG_TPC 0x640
  148. #define SCLK_PWRMGT_CNTL 0x644
  149. # define SCLK_PWRMGT_OFF (1 << 0)
  150. # define SCLK_LOW_D1 (1 << 1)
  151. # define FIR_RESET (1 << 4)
  152. # define FIR_FORCE_TREND_SEL (1 << 5)
  153. # define FIR_TREND_MODE (1 << 6)
  154. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  155. # define GFX_CLK_FORCE_ON (1 << 8)
  156. # define GFX_CLK_REQUEST_OFF (1 << 9)
  157. # define GFX_CLK_FORCE_OFF (1 << 10)
  158. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  159. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  160. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  161. #define MCLK_PWRMGT_CNTL 0x648
  162. # define DLL_SPEED(x) ((x) << 0)
  163. # define DLL_SPEED_MASK (0x1f << 0)
  164. # define MPLL_PWRMGT_OFF (1 << 5)
  165. # define DLL_READY (1 << 6)
  166. # define MC_INT_CNTL (1 << 7)
  167. # define MRDCKA0_SLEEP (1 << 8)
  168. # define MRDCKA1_SLEEP (1 << 9)
  169. # define MRDCKB0_SLEEP (1 << 10)
  170. # define MRDCKB1_SLEEP (1 << 11)
  171. # define MRDCKC0_SLEEP (1 << 12)
  172. # define MRDCKC1_SLEEP (1 << 13)
  173. # define MRDCKD0_SLEEP (1 << 14)
  174. # define MRDCKD1_SLEEP (1 << 15)
  175. # define MRDCKA0_RESET (1 << 16)
  176. # define MRDCKA1_RESET (1 << 17)
  177. # define MRDCKB0_RESET (1 << 18)
  178. # define MRDCKB1_RESET (1 << 19)
  179. # define MRDCKC0_RESET (1 << 20)
  180. # define MRDCKC1_RESET (1 << 21)
  181. # define MRDCKD0_RESET (1 << 22)
  182. # define MRDCKD1_RESET (1 << 23)
  183. # define DLL_READY_READ (1 << 24)
  184. # define USE_DISPLAY_GAP (1 << 25)
  185. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  186. # define MPLL_TURNOFF_D2 (1 << 28)
  187. #define DLL_CNTL 0x64c
  188. # define MRDCKA0_BYPASS (1 << 24)
  189. # define MRDCKA1_BYPASS (1 << 25)
  190. # define MRDCKB0_BYPASS (1 << 26)
  191. # define MRDCKB1_BYPASS (1 << 27)
  192. # define MRDCKC0_BYPASS (1 << 28)
  193. # define MRDCKC1_BYPASS (1 << 29)
  194. # define MRDCKD0_BYPASS (1 << 30)
  195. # define MRDCKD1_BYPASS (1 << 31)
  196. #define MPLL_TIME 0x654
  197. # define MPLL_LOCK_TIME(x) ((x) << 0)
  198. # define MPLL_LOCK_TIME_MASK (0xffff << 0)
  199. # define MPLL_RESET_TIME(x) ((x) << 16)
  200. # define MPLL_RESET_TIME_MASK (0xffff << 16)
  201. #define CG_CLKPIN_CNTL 0x660
  202. # define MUX_TCLK_TO_XCLK (1 << 8)
  203. # define XTALIN_DIVIDE (1 << 9)
  204. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c
  205. # define CURRENT_PROFILE_INDEX_MASK (0xf << 4)
  206. # define CURRENT_PROFILE_INDEX_SHIFT 4
  207. #define S0_VID_LOWER_SMIO_CNTL 0x678
  208. #define S1_VID_LOWER_SMIO_CNTL 0x67c
  209. #define S2_VID_LOWER_SMIO_CNTL 0x680
  210. #define S3_VID_LOWER_SMIO_CNTL 0x684
  211. #define CG_FTV 0x690
  212. #define CG_FFCT_0 0x694
  213. # define UTC_0(x) ((x) << 0)
  214. # define UTC_0_MASK (0x3ff << 0)
  215. # define DTC_0(x) ((x) << 10)
  216. # define DTC_0_MASK (0x3ff << 10)
  217. #define CG_BSP 0x6d0
  218. # define BSP(x) ((x) << 0)
  219. # define BSP_MASK (0xffff << 0)
  220. # define BSU(x) ((x) << 16)
  221. # define BSU_MASK (0xf << 16)
  222. #define CG_AT 0x6d4
  223. # define CG_R(x) ((x) << 0)
  224. # define CG_R_MASK (0xffff << 0)
  225. # define CG_L(x) ((x) << 16)
  226. # define CG_L_MASK (0xffff << 16)
  227. #define CG_GIT 0x6d8
  228. # define CG_GICST(x) ((x) << 0)
  229. # define CG_GICST_MASK (0xffff << 0)
  230. # define CG_GIPOT(x) ((x) << 16)
  231. # define CG_GIPOT_MASK (0xffff << 16)
  232. #define CG_SSP 0x6e8
  233. # define SST(x) ((x) << 0)
  234. # define SST_MASK (0xffff << 0)
  235. # define SSTU(x) ((x) << 16)
  236. # define SSTU_MASK (0xf << 16)
  237. #define CG_DISPLAY_GAP_CNTL 0x714
  238. # define DISP1_GAP(x) ((x) << 0)
  239. # define DISP1_GAP_MASK (3 << 0)
  240. # define DISP2_GAP(x) ((x) << 2)
  241. # define DISP2_GAP_MASK (3 << 2)
  242. # define VBI_TIMER_COUNT(x) ((x) << 4)
  243. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  244. # define VBI_TIMER_UNIT(x) ((x) << 20)
  245. # define VBI_TIMER_UNIT_MASK (7 << 20)
  246. # define DISP1_GAP_MCHG(x) ((x) << 24)
  247. # define DISP1_GAP_MCHG_MASK (3 << 24)
  248. # define DISP2_GAP_MCHG(x) ((x) << 26)
  249. # define DISP2_GAP_MCHG_MASK (3 << 26)
  250. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  251. #define SSEN (1 << 0)
  252. #define CLKS(x) ((x) << 4)
  253. #define CLKS_MASK (0xfff << 4)
  254. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  255. #define CLKV(x) ((x) << 0)
  256. #define CLKV_MASK (0x3ffffff << 0)
  257. #define CG_MPLL_SPREAD_SPECTRUM 0x798
  258. #define CG_UPLL_SPREAD_SPECTRUM 0x79c
  259. # define SSEN_MASK 0x00000001
  260. #define CG_CGTT_LOCAL_0 0x7d0
  261. #define CG_CGTT_LOCAL_1 0x7d4
  262. #define BIOS_SCRATCH_4 0x1734
  263. #define MC_SEQ_MISC0 0x2a00
  264. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  265. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  266. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  267. #define MC_ARB_SQM_RATIO 0x2770
  268. #define STATE0(x) ((x) << 0)
  269. #define STATE0_MASK (0xff << 0)
  270. #define STATE1(x) ((x) << 8)
  271. #define STATE1_MASK (0xff << 8)
  272. #define STATE2(x) ((x) << 16)
  273. #define STATE2_MASK (0xff << 16)
  274. #define STATE3(x) ((x) << 24)
  275. #define STATE3_MASK (0xff << 24)
  276. #define MC_ARB_RFSH_RATE 0x27b0
  277. #define POWERMODE0(x) ((x) << 0)
  278. #define POWERMODE0_MASK (0xff << 0)
  279. #define POWERMODE1(x) ((x) << 8)
  280. #define POWERMODE1_MASK (0xff << 8)
  281. #define POWERMODE2(x) ((x) << 16)
  282. #define POWERMODE2_MASK (0xff << 16)
  283. #define POWERMODE3(x) ((x) << 24)
  284. #define POWERMODE3_MASK (0xff << 24)
  285. #define CGTS_SM_CTRL_REG 0x9150
  286. /* Registers */
  287. #define CB_COLOR0_BASE 0x28040
  288. #define CB_COLOR1_BASE 0x28044
  289. #define CB_COLOR2_BASE 0x28048
  290. #define CB_COLOR3_BASE 0x2804C
  291. #define CB_COLOR4_BASE 0x28050
  292. #define CB_COLOR5_BASE 0x28054
  293. #define CB_COLOR6_BASE 0x28058
  294. #define CB_COLOR7_BASE 0x2805C
  295. #define CB_COLOR7_FRAG 0x280FC
  296. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  297. #define CC_RB_BACKEND_DISABLE 0x98F4
  298. #define BACKEND_DISABLE(x) ((x) << 16)
  299. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  300. #define CGTS_SYS_TCC_DISABLE 0x3F90
  301. #define CGTS_TCC_DISABLE 0x9148
  302. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  303. #define CGTS_USER_TCC_DISABLE 0x914C
  304. #define CONFIG_MEMSIZE 0x5428
  305. #define CP_ME_CNTL 0x86D8
  306. #define CP_ME_HALT (1 << 28)
  307. #define CP_PFP_HALT (1 << 26)
  308. #define CP_ME_RAM_DATA 0xC160
  309. #define CP_ME_RAM_RADDR 0xC158
  310. #define CP_ME_RAM_WADDR 0xC15C
  311. #define CP_MEQ_THRESHOLDS 0x8764
  312. #define STQ_SPLIT(x) ((x) << 0)
  313. #define CP_PERFMON_CNTL 0x87FC
  314. #define CP_PFP_UCODE_ADDR 0xC150
  315. #define CP_PFP_UCODE_DATA 0xC154
  316. #define CP_QUEUE_THRESHOLDS 0x8760
  317. #define ROQ_IB1_START(x) ((x) << 0)
  318. #define ROQ_IB2_START(x) ((x) << 8)
  319. #define CP_RB_CNTL 0xC104
  320. #define RB_BUFSZ(x) ((x) << 0)
  321. #define RB_BLKSZ(x) ((x) << 8)
  322. #define RB_NO_UPDATE (1 << 27)
  323. #define RB_RPTR_WR_ENA (1 << 31)
  324. #define BUF_SWAP_32BIT (2 << 16)
  325. #define CP_RB_RPTR 0x8700
  326. #define CP_RB_RPTR_ADDR 0xC10C
  327. #define CP_RB_RPTR_ADDR_HI 0xC110
  328. #define CP_RB_RPTR_WR 0xC108
  329. #define CP_RB_WPTR 0xC114
  330. #define CP_RB_WPTR_ADDR 0xC118
  331. #define CP_RB_WPTR_ADDR_HI 0xC11C
  332. #define CP_RB_WPTR_DELAY 0x8704
  333. #define CP_SEM_WAIT_TIMER 0x85BC
  334. #define DB_DEBUG3 0x98B0
  335. #define DB_CLK_OFF_DELAY(x) ((x) << 11)
  336. #define DB_DEBUG4 0x9B8C
  337. #define DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  338. #define DCP_TILING_CONFIG 0x6CA0
  339. #define PIPE_TILING(x) ((x) << 1)
  340. #define BANK_TILING(x) ((x) << 4)
  341. #define GROUP_SIZE(x) ((x) << 6)
  342. #define ROW_TILING(x) ((x) << 8)
  343. #define BANK_SWAPS(x) ((x) << 11)
  344. #define SAMPLE_SPLIT(x) ((x) << 14)
  345. #define BACKEND_MAP(x) ((x) << 16)
  346. #define GB_TILING_CONFIG 0x98F0
  347. #define PIPE_TILING__SHIFT 1
  348. #define PIPE_TILING__MASK 0x0000000e
  349. #define DMA_TILING_CONFIG 0x3ec8
  350. #define DMA_TILING_CONFIG2 0xd0b8
  351. /* RV730 only */
  352. #define UVD_UDEC_TILING_CONFIG 0xef40
  353. #define UVD_UDEC_DB_TILING_CONFIG 0xef44
  354. #define UVD_UDEC_DBW_TILING_CONFIG 0xef48
  355. #define UVD_NO_OP 0xeffc
  356. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  357. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  358. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  359. #define INACTIVE_QD_PIPES_SHIFT 8
  360. #define INACTIVE_SIMDS(x) ((x) << 16)
  361. #define INACTIVE_SIMDS_MASK 0x00FF0000
  362. #define GRBM_CNTL 0x8000
  363. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  364. #define GRBM_SOFT_RESET 0x8020
  365. #define SOFT_RESET_CP (1<<0)
  366. #define GRBM_STATUS 0x8010
  367. #define CMDFIFO_AVAIL_MASK 0x0000000F
  368. #define GUI_ACTIVE (1<<31)
  369. #define GRBM_STATUS2 0x8014
  370. #define CG_THERMAL_CTRL 0x72C
  371. #define DPM_EVENT_SRC(x) ((x) << 0)
  372. #define DPM_EVENT_SRC_MASK (7 << 0)
  373. #define DIG_THERM_DPM(x) ((x) << 14)
  374. #define DIG_THERM_DPM_MASK 0x003FC000
  375. #define DIG_THERM_DPM_SHIFT 14
  376. #define CG_THERMAL_INT 0x734
  377. #define DIG_THERM_INTH(x) ((x) << 8)
  378. #define DIG_THERM_INTH_MASK 0x0000FF00
  379. #define DIG_THERM_INTH_SHIFT 8
  380. #define DIG_THERM_INTL(x) ((x) << 16)
  381. #define DIG_THERM_INTL_MASK 0x00FF0000
  382. #define DIG_THERM_INTL_SHIFT 16
  383. #define THERM_INT_MASK_HIGH (1 << 24)
  384. #define THERM_INT_MASK_LOW (1 << 25)
  385. #define CG_MULT_THERMAL_STATUS 0x740
  386. #define ASIC_T(x) ((x) << 16)
  387. #define ASIC_T_MASK 0x3FF0000
  388. #define ASIC_T_SHIFT 16
  389. #define HDP_HOST_PATH_CNTL 0x2C00
  390. #define HDP_NONSURFACE_BASE 0x2C04
  391. #define HDP_NONSURFACE_INFO 0x2C08
  392. #define HDP_NONSURFACE_SIZE 0x2C0C
  393. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  394. #define HDP_TILING_CONFIG 0x2F3C
  395. #define HDP_DEBUG1 0x2F34
  396. #define MC_SHARED_CHMAP 0x2004
  397. #define NOOFCHAN_SHIFT 12
  398. #define NOOFCHAN_MASK 0x00003000
  399. #define MC_SHARED_CHREMAP 0x2008
  400. #define MC_ARB_RAMCFG 0x2760
  401. #define NOOFBANK_SHIFT 0
  402. #define NOOFBANK_MASK 0x00000003
  403. #define NOOFRANK_SHIFT 2
  404. #define NOOFRANK_MASK 0x00000004
  405. #define NOOFROWS_SHIFT 3
  406. #define NOOFROWS_MASK 0x00000038
  407. #define NOOFCOLS_SHIFT 6
  408. #define NOOFCOLS_MASK 0x000000C0
  409. #define CHANSIZE_SHIFT 8
  410. #define CHANSIZE_MASK 0x00000100
  411. #define BURSTLENGTH_SHIFT 9
  412. #define BURSTLENGTH_MASK 0x00000200
  413. #define CHANSIZE_OVERRIDE (1 << 11)
  414. #define MC_VM_AGP_TOP 0x2028
  415. #define MC_VM_AGP_BOT 0x202C
  416. #define MC_VM_AGP_BASE 0x2030
  417. #define MC_VM_FB_LOCATION 0x2024
  418. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  419. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  420. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  421. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  422. #define ENABLE_L1_TLB (1 << 0)
  423. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  424. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  425. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  426. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  427. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  428. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  429. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  430. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  431. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  432. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  433. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  434. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  435. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  436. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  437. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  438. #define PA_CL_ENHANCE 0x8A14
  439. #define CLIP_VTX_REORDER_ENA (1 << 0)
  440. #define NUM_CLIP_SEQ(x) ((x) << 1)
  441. #define PA_SC_AA_CONFIG 0x28C04
  442. #define PA_SC_CLIPRECT_RULE 0x2820C
  443. #define PA_SC_EDGERULE 0x28230
  444. #define PA_SC_FIFO_SIZE 0x8BCC
  445. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  446. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  447. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  448. #define FORCE_EOV_MAX_CLK_CNT(x) ((x)<<0)
  449. #define FORCE_EOV_MAX_REZ_CNT(x) ((x)<<16)
  450. #define PA_SC_LINE_STIPPLE 0x28A0C
  451. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  452. #define PA_SC_MODE_CNTL 0x28A4C
  453. #define PA_SC_MULTI_CHIP_CNTL 0x8B20
  454. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  455. #define SCRATCH_REG0 0x8500
  456. #define SCRATCH_REG1 0x8504
  457. #define SCRATCH_REG2 0x8508
  458. #define SCRATCH_REG3 0x850C
  459. #define SCRATCH_REG4 0x8510
  460. #define SCRATCH_REG5 0x8514
  461. #define SCRATCH_REG6 0x8518
  462. #define SCRATCH_REG7 0x851C
  463. #define SCRATCH_UMSK 0x8540
  464. #define SCRATCH_ADDR 0x8544
  465. #define SMX_SAR_CTL0 0xA008
  466. #define SMX_DC_CTL0 0xA020
  467. #define USE_HASH_FUNCTION (1 << 0)
  468. #define CACHE_DEPTH(x) ((x) << 1)
  469. #define FLUSH_ALL_ON_EVENT (1 << 10)
  470. #define STALL_ON_EVENT (1 << 11)
  471. #define SMX_EVENT_CTL 0xA02C
  472. #define ES_FLUSH_CTL(x) ((x) << 0)
  473. #define GS_FLUSH_CTL(x) ((x) << 3)
  474. #define ACK_FLUSH_CTL(x) ((x) << 6)
  475. #define SYNC_FLUSH_CTL (1 << 8)
  476. #define SPI_CONFIG_CNTL 0x9100
  477. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  478. #define DISABLE_INTERP_1 (1 << 5)
  479. #define SPI_CONFIG_CNTL_1 0x913C
  480. #define VTX_DONE_DELAY(x) ((x) << 0)
  481. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  482. #define SPI_INPUT_Z 0x286D8
  483. #define SPI_PS_IN_CONTROL_0 0x286CC
  484. #define NUM_INTERP(x) ((x)<<0)
  485. #define POSITION_ENA (1<<8)
  486. #define POSITION_CENTROID (1<<9)
  487. #define POSITION_ADDR(x) ((x)<<10)
  488. #define PARAM_GEN(x) ((x)<<15)
  489. #define PARAM_GEN_ADDR(x) ((x)<<19)
  490. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  491. #define PERSP_GRADIENT_ENA (1<<28)
  492. #define LINEAR_GRADIENT_ENA (1<<29)
  493. #define POSITION_SAMPLE (1<<30)
  494. #define BARYC_AT_SAMPLE_ENA (1<<31)
  495. #define SQ_CONFIG 0x8C00
  496. #define VC_ENABLE (1 << 0)
  497. #define EXPORT_SRC_C (1 << 1)
  498. #define DX9_CONSTS (1 << 2)
  499. #define ALU_INST_PREFER_VECTOR (1 << 3)
  500. #define DX10_CLAMP (1 << 4)
  501. #define CLAUSE_SEQ_PRIO(x) ((x) << 8)
  502. #define PS_PRIO(x) ((x) << 24)
  503. #define VS_PRIO(x) ((x) << 26)
  504. #define GS_PRIO(x) ((x) << 28)
  505. #define SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8DB0
  506. #define SIMDA_RING0(x) ((x)<<0)
  507. #define SIMDA_RING1(x) ((x)<<8)
  508. #define SIMDB_RING0(x) ((x)<<16)
  509. #define SIMDB_RING1(x) ((x)<<24)
  510. #define SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8DB4
  511. #define SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8DB8
  512. #define SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8DBC
  513. #define SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8DC0
  514. #define SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8DC4
  515. #define SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8DC8
  516. #define SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8DCC
  517. #define ES_PRIO(x) ((x) << 30)
  518. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  519. #define NUM_PS_GPRS(x) ((x) << 0)
  520. #define NUM_VS_GPRS(x) ((x) << 16)
  521. #define DYN_GPR_ENABLE (1 << 27)
  522. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  523. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  524. #define NUM_GS_GPRS(x) ((x) << 0)
  525. #define NUM_ES_GPRS(x) ((x) << 16)
  526. #define SQ_MS_FIFO_SIZES 0x8CF0
  527. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  528. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  529. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  530. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  531. #define SQ_STACK_RESOURCE_MGMT_1 0x8C10
  532. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  533. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  534. #define SQ_STACK_RESOURCE_MGMT_2 0x8C14
  535. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  536. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  537. #define SQ_THREAD_RESOURCE_MGMT 0x8C0C
  538. #define NUM_PS_THREADS(x) ((x) << 0)
  539. #define NUM_VS_THREADS(x) ((x) << 8)
  540. #define NUM_GS_THREADS(x) ((x) << 16)
  541. #define NUM_ES_THREADS(x) ((x) << 24)
  542. #define SX_DEBUG_1 0x9058
  543. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  544. #define SX_EXPORT_BUFFER_SIZES 0x900C
  545. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  546. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  547. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  548. #define SX_MISC 0x28350
  549. #define TA_CNTL_AUX 0x9508
  550. #define DISABLE_CUBE_WRAP (1 << 0)
  551. #define DISABLE_CUBE_ANISO (1 << 1)
  552. #define SYNC_GRADIENT (1 << 24)
  553. #define SYNC_WALKER (1 << 25)
  554. #define SYNC_ALIGNER (1 << 26)
  555. #define BILINEAR_PRECISION_6_BIT (0 << 31)
  556. #define BILINEAR_PRECISION_8_BIT (1 << 31)
  557. #define TCP_CNTL 0x9610
  558. #define TCP_CHAN_STEER 0x9614
  559. #define VC_ENHANCE 0x9714
  560. #define VGT_CACHE_INVALIDATION 0x88C4
  561. #define CACHE_INVALIDATION(x) ((x)<<0)
  562. #define VC_ONLY 0
  563. #define TC_ONLY 1
  564. #define VC_AND_TC 2
  565. #define AUTO_INVLD_EN(x) ((x) << 6)
  566. #define NO_AUTO 0
  567. #define ES_AUTO 1
  568. #define GS_AUTO 2
  569. #define ES_AND_GS_AUTO 3
  570. #define VGT_ES_PER_GS 0x88CC
  571. #define VGT_GS_PER_ES 0x88C8
  572. #define VGT_GS_PER_VS 0x88E8
  573. #define VGT_GS_VERTEX_REUSE 0x88D4
  574. #define VGT_NUM_INSTANCES 0x8974
  575. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  576. #define DEALLOC_DIST_MASK 0x0000007F
  577. #define VGT_STRMOUT_EN 0x28AB0
  578. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  579. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  580. #define VM_CONTEXT0_CNTL 0x1410
  581. #define ENABLE_CONTEXT (1 << 0)
  582. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  583. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  584. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  585. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  586. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  587. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  588. #define VM_L2_CNTL 0x1400
  589. #define ENABLE_L2_CACHE (1 << 0)
  590. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  591. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  592. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  593. #define VM_L2_CNTL2 0x1404
  594. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  595. #define INVALIDATE_L2_CACHE (1 << 1)
  596. #define VM_L2_CNTL3 0x1408
  597. #define BANK_SELECT(x) ((x) << 0)
  598. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  599. #define VM_L2_STATUS 0x140C
  600. #define L2_BUSY (1 << 0)
  601. #define WAIT_UNTIL 0x8040
  602. /* async DMA */
  603. #define DMA_RB_RPTR 0xd008
  604. #define DMA_RB_WPTR 0xd00c
  605. /* async DMA packets */
  606. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  607. (((t) & 0x1) << 23) | \
  608. (((s) & 0x1) << 22) | \
  609. (((n) & 0xFFFF) << 0))
  610. /* async DMA Packet types */
  611. #define DMA_PACKET_WRITE 0x2
  612. #define DMA_PACKET_COPY 0x3
  613. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  614. #define DMA_PACKET_SEMAPHORE 0x5
  615. #define DMA_PACKET_FENCE 0x6
  616. #define DMA_PACKET_TRAP 0x7
  617. #define DMA_PACKET_CONSTANT_FILL 0xd
  618. #define DMA_PACKET_NOP 0xf
  619. #define SRBM_STATUS 0x0E50
  620. /* DCE 3.2 HDMI */
  621. #define HDMI_CONTROL 0x7400
  622. # define HDMI_KEEPOUT_MODE (1 << 0)
  623. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  624. # define HDMI_ERROR_ACK (1 << 8)
  625. # define HDMI_ERROR_MASK (1 << 9)
  626. #define HDMI_STATUS 0x7404
  627. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  628. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  629. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  630. #define HDMI_AUDIO_PACKET_CONTROL 0x7408
  631. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  632. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  633. #define HDMI_ACR_PACKET_CONTROL 0x740c
  634. # define HDMI_ACR_SEND (1 << 0)
  635. # define HDMI_ACR_CONT (1 << 1)
  636. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  637. # define HDMI_ACR_HW 0
  638. # define HDMI_ACR_32 1
  639. # define HDMI_ACR_44 2
  640. # define HDMI_ACR_48 3
  641. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  642. # define HDMI_ACR_AUTO_SEND (1 << 12)
  643. #define HDMI_VBI_PACKET_CONTROL 0x7410
  644. # define HDMI_NULL_SEND (1 << 0)
  645. # define HDMI_GC_SEND (1 << 4)
  646. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  647. #define HDMI_INFOFRAME_CONTROL0 0x7414
  648. # define HDMI_AVI_INFO_SEND (1 << 0)
  649. # define HDMI_AVI_INFO_CONT (1 << 1)
  650. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  651. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  652. # define HDMI_MPEG_INFO_SEND (1 << 8)
  653. # define HDMI_MPEG_INFO_CONT (1 << 9)
  654. #define HDMI_INFOFRAME_CONTROL1 0x7418
  655. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  656. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  657. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  658. #define HDMI_GENERIC_PACKET_CONTROL 0x741c
  659. # define HDMI_GENERIC0_SEND (1 << 0)
  660. # define HDMI_GENERIC0_CONT (1 << 1)
  661. # define HDMI_GENERIC1_SEND (1 << 4)
  662. # define HDMI_GENERIC1_CONT (1 << 5)
  663. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  664. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  665. #define HDMI_GC 0x7428
  666. # define HDMI_GC_AVMUTE (1 << 0)
  667. #define AFMT_AUDIO_PACKET_CONTROL2 0x742c
  668. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  669. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  670. # define AFMT_60958_CS_SOURCE (1 << 4)
  671. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  672. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  673. #define AFMT_AVI_INFO0 0x7454
  674. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  675. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  676. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  677. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  678. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  679. # define AFMT_AVI_INFO_Y_RGB 0
  680. # define AFMT_AVI_INFO_Y_YCBCR422 1
  681. # define AFMT_AVI_INFO_Y_YCBCR444 2
  682. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  683. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  684. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  685. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  686. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  687. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  688. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  689. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  690. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  691. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  692. #define AFMT_AVI_INFO1 0x7458
  693. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  694. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  695. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  696. #define AFMT_AVI_INFO2 0x745c
  697. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  698. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  699. #define AFMT_AVI_INFO3 0x7460
  700. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  701. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  702. #define AFMT_MPEG_INFO0 0x7464
  703. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  704. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  705. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  706. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  707. #define AFMT_MPEG_INFO1 0x7468
  708. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  709. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  710. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  711. #define AFMT_GENERIC0_HDR 0x746c
  712. #define AFMT_GENERIC0_0 0x7470
  713. #define AFMT_GENERIC0_1 0x7474
  714. #define AFMT_GENERIC0_2 0x7478
  715. #define AFMT_GENERIC0_3 0x747c
  716. #define AFMT_GENERIC0_4 0x7480
  717. #define AFMT_GENERIC0_5 0x7484
  718. #define AFMT_GENERIC0_6 0x7488
  719. #define AFMT_GENERIC1_HDR 0x748c
  720. #define AFMT_GENERIC1_0 0x7490
  721. #define AFMT_GENERIC1_1 0x7494
  722. #define AFMT_GENERIC1_2 0x7498
  723. #define AFMT_GENERIC1_3 0x749c
  724. #define AFMT_GENERIC1_4 0x74a0
  725. #define AFMT_GENERIC1_5 0x74a4
  726. #define AFMT_GENERIC1_6 0x74a8
  727. #define HDMI_ACR_32_0 0x74ac
  728. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  729. #define HDMI_ACR_32_1 0x74b0
  730. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  731. #define HDMI_ACR_44_0 0x74b4
  732. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  733. #define HDMI_ACR_44_1 0x74b8
  734. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  735. #define HDMI_ACR_48_0 0x74bc
  736. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  737. #define HDMI_ACR_48_1 0x74c0
  738. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  739. #define HDMI_ACR_STATUS_0 0x74c4
  740. #define HDMI_ACR_STATUS_1 0x74c8
  741. #define AFMT_AUDIO_INFO0 0x74cc
  742. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  743. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  744. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  745. #define AFMT_AUDIO_INFO1 0x74d0
  746. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  747. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  748. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  749. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  750. #define AFMT_60958_0 0x74d4
  751. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  752. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  753. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  754. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  755. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  756. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  757. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  758. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  759. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  760. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  761. #define AFMT_60958_1 0x74d8
  762. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  763. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  764. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  765. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  766. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  767. #define AFMT_AUDIO_CRC_CONTROL 0x74dc
  768. # define AFMT_AUDIO_CRC_EN (1 << 0)
  769. #define AFMT_RAMP_CONTROL0 0x74e0
  770. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  771. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  772. #define AFMT_RAMP_CONTROL1 0x74e4
  773. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  774. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  775. #define AFMT_RAMP_CONTROL2 0x74e8
  776. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  777. #define AFMT_RAMP_CONTROL3 0x74ec
  778. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  779. #define AFMT_60958_2 0x74f0
  780. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  781. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  782. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  783. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  784. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  785. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  786. #define AFMT_STATUS 0x7600
  787. # define AFMT_AUDIO_ENABLE (1 << 4)
  788. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  789. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  790. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  791. #define AFMT_AUDIO_PACKET_CONTROL 0x7604
  792. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  793. # define AFMT_AUDIO_TEST_EN (1 << 12)
  794. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  795. # define AFMT_60958_CS_UPDATE (1 << 26)
  796. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  797. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  798. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  799. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  800. #define AFMT_VBI_PACKET_CONTROL 0x7608
  801. # define AFMT_GENERIC0_UPDATE (1 << 2)
  802. #define AFMT_INFOFRAME_CONTROL0 0x760c
  803. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hdmi regs */
  804. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  805. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  806. #define AFMT_GENERIC0_7 0x7610
  807. /* second instance starts at 0x7800 */
  808. #define HDMI_OFFSET0 (0x7400 - 0x7400)
  809. #define HDMI_OFFSET1 (0x7800 - 0x7400)
  810. /* DCE3.2 ELD audio interface */
  811. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */
  812. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */
  813. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */
  814. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */
  815. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */
  816. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */
  817. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */
  818. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */
  819. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */
  820. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */
  821. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */
  822. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */
  823. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */
  824. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */
  825. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  826. /* max channels minus one. 7 = 8 channels */
  827. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  828. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  829. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  830. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  831. * bit0 = 32 kHz
  832. * bit1 = 44.1 kHz
  833. * bit2 = 48 kHz
  834. * bit3 = 88.2 kHz
  835. * bit4 = 96 kHz
  836. * bit5 = 176.4 kHz
  837. * bit6 = 192 kHz
  838. */
  839. #define AZ_HOT_PLUG_CONTROL 0x7300
  840. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  841. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  842. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  843. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  844. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  845. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  846. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  847. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  848. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  849. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  850. # define PIN0_AUDIO_ENABLED (1 << 24)
  851. # define PIN1_AUDIO_ENABLED (1 << 25)
  852. # define PIN2_AUDIO_ENABLED (1 << 26)
  853. # define PIN3_AUDIO_ENABLED (1 << 27)
  854. # define AUDIO_ENABLED (1 << 31)
  855. #define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110
  856. #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914
  857. #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114
  858. #define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118
  859. #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c
  860. #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c
  861. /* PCIE indirect regs */
  862. #define PCIE_P_CNTL 0x40
  863. # define P_PLL_PWRDN_IN_L1L23 (1 << 3)
  864. # define P_PLL_BUF_PDNB (1 << 4)
  865. # define P_PLL_PDNB (1 << 9)
  866. # define P_ALLOW_PRX_FRONTEND_SHUTOFF (1 << 12)
  867. /* PCIE PORT regs */
  868. #define PCIE_LC_CNTL 0xa0
  869. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  870. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  871. # define LC_L0S_INACTIVITY_SHIFT 8
  872. # define LC_L1_INACTIVITY(x) ((x) << 12)
  873. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  874. # define LC_L1_INACTIVITY_SHIFT 12
  875. # define LC_PMI_TO_L1_DIS (1 << 16)
  876. # define LC_ASPM_TO_L1_DIS (1 << 24)
  877. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  878. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  879. # define LC_LINK_WIDTH_SHIFT 0
  880. # define LC_LINK_WIDTH_MASK 0x7
  881. # define LC_LINK_WIDTH_X0 0
  882. # define LC_LINK_WIDTH_X1 1
  883. # define LC_LINK_WIDTH_X2 2
  884. # define LC_LINK_WIDTH_X4 3
  885. # define LC_LINK_WIDTH_X8 4
  886. # define LC_LINK_WIDTH_X16 6
  887. # define LC_LINK_WIDTH_RD_SHIFT 4
  888. # define LC_LINK_WIDTH_RD_MASK 0x70
  889. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  890. # define LC_RECONFIG_NOW (1 << 8)
  891. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  892. # define LC_RENEGOTIATE_EN (1 << 10)
  893. # define LC_SHORT_RECONFIG_EN (1 << 11)
  894. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  895. # define LC_UPCONFIGURE_DIS (1 << 13)
  896. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  897. # define LC_GEN2_EN_STRAP (1 << 0)
  898. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  899. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  900. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  901. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  902. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  903. # define LC_CURRENT_DATA_RATE (1 << 11)
  904. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  905. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  906. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  907. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  908. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  909. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  910. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  911. #define MM_CFGREGS_CNTL 0x544c
  912. # define MM_WR_TO_CFG_EN (1 << 3)
  913. #define LINK_CNTL2 0x88 /* F0 */
  914. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  915. # define SELECTABLE_DEEMPHASIS (1 << 6)
  916. /*
  917. * PM4
  918. */
  919. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  920. (((reg) >> 2) & 0xFFFF) | \
  921. ((n) & 0x3FFF) << 16)
  922. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  923. (((op) & 0xFF) << 8) | \
  924. ((n) & 0x3FFF) << 16)
  925. /* UVD */
  926. #define UVD_SEMA_ADDR_LOW 0xef00
  927. #define UVD_SEMA_ADDR_HIGH 0xef04
  928. #define UVD_SEMA_CMD 0xef08
  929. #define UVD_GPCOM_VCPU_CMD 0xef0c
  930. #define UVD_GPCOM_VCPU_DATA0 0xef10
  931. #define UVD_GPCOM_VCPU_DATA1 0xef14
  932. #define UVD_LMI_EXT40_ADDR 0xf498
  933. #define UVD_VCPU_CHIP_ID 0xf4d4
  934. #define UVD_VCPU_CACHE_OFFSET0 0xf4d8
  935. #define UVD_VCPU_CACHE_SIZE0 0xf4dc
  936. #define UVD_VCPU_CACHE_OFFSET1 0xf4e0
  937. #define UVD_VCPU_CACHE_SIZE1 0xf4e4
  938. #define UVD_VCPU_CACHE_OFFSET2 0xf4e8
  939. #define UVD_VCPU_CACHE_SIZE2 0xf4ec
  940. #define UVD_LMI_ADDR_EXT 0xf594
  941. #define UVD_RBC_RB_RPTR 0xf690
  942. #define UVD_RBC_RB_WPTR 0xf694
  943. #define UVD_CONTEXT_ID 0xf6f4
  944. #endif