rs600.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "radeon_audio.h"
  42. #include "atom.h"
  43. #include "rs600d.h"
  44. #include "rs600_reg_safe.h"
  45. static void rs600_gpu_init(struct radeon_device *rdev);
  46. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  47. static const u32 crtc_offsets[2] =
  48. {
  49. 0,
  50. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  51. };
  52. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  53. {
  54. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  55. return true;
  56. else
  57. return false;
  58. }
  59. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  60. {
  61. u32 pos1, pos2;
  62. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  64. if (pos1 != pos2)
  65. return true;
  66. else
  67. return false;
  68. }
  69. /**
  70. * avivo_wait_for_vblank - vblank wait asic callback.
  71. *
  72. * @rdev: radeon_device pointer
  73. * @crtc: crtc to wait for vblank on
  74. *
  75. * Wait for vblank on the requested crtc (r5xx-r7xx).
  76. */
  77. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  78. {
  79. unsigned i = 0;
  80. if (crtc >= rdev->num_crtc)
  81. return;
  82. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  83. return;
  84. /* depending on when we hit vblank, we may be close to active; if so,
  85. * wait for another frame.
  86. */
  87. while (avivo_is_in_vblank(rdev, crtc)) {
  88. if (i++ % 100 == 0) {
  89. if (!avivo_is_counter_moving(rdev, crtc))
  90. break;
  91. }
  92. }
  93. while (!avivo_is_in_vblank(rdev, crtc)) {
  94. if (i++ % 100 == 0) {
  95. if (!avivo_is_counter_moving(rdev, crtc))
  96. break;
  97. }
  98. }
  99. }
  100. void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async)
  101. {
  102. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  103. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  104. int i;
  105. /* Lock the graphics update lock */
  106. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  107. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  108. /* update the scanout addresses */
  109. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset,
  110. async ? AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN : 0);
  111. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  112. (u32)crtc_base);
  113. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  114. (u32)crtc_base);
  115. /* Wait for update_pending to go high. */
  116. for (i = 0; i < rdev->usec_timeout; i++) {
  117. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  118. break;
  119. udelay(1);
  120. }
  121. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  122. /* Unlock the lock, so double-buffering can take place inside vblank */
  123. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  124. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  125. }
  126. bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  127. {
  128. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  129. /* Return current update_pending status: */
  130. return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
  131. AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
  132. }
  133. void avivo_program_fmt(struct drm_encoder *encoder)
  134. {
  135. struct drm_device *dev = encoder->dev;
  136. struct radeon_device *rdev = dev->dev_private;
  137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  138. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  139. int bpc = 0;
  140. u32 tmp = 0;
  141. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  142. if (connector) {
  143. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  144. bpc = radeon_get_monitor_bpc(connector);
  145. dither = radeon_connector->dither;
  146. }
  147. /* LVDS FMT is set up by atom */
  148. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  149. return;
  150. if (bpc == 0)
  151. return;
  152. switch (bpc) {
  153. case 6:
  154. if (dither == RADEON_FMT_DITHER_ENABLE)
  155. /* XXX sort out optimal dither settings */
  156. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  157. else
  158. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  159. break;
  160. case 8:
  161. if (dither == RADEON_FMT_DITHER_ENABLE)
  162. /* XXX sort out optimal dither settings */
  163. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  164. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  165. else
  166. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  167. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  168. break;
  169. case 10:
  170. default:
  171. /* not needed */
  172. break;
  173. }
  174. switch (radeon_encoder->encoder_id) {
  175. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  176. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  177. break;
  178. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  179. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  180. break;
  181. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  182. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  183. break;
  184. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  185. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  186. break;
  187. default:
  188. break;
  189. }
  190. }
  191. void rs600_pm_misc(struct radeon_device *rdev)
  192. {
  193. int requested_index = rdev->pm.requested_power_state_index;
  194. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  195. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  196. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  197. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  198. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  199. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  200. tmp = RREG32(voltage->gpio.reg);
  201. if (voltage->active_high)
  202. tmp |= voltage->gpio.mask;
  203. else
  204. tmp &= ~(voltage->gpio.mask);
  205. WREG32(voltage->gpio.reg, tmp);
  206. if (voltage->delay)
  207. udelay(voltage->delay);
  208. } else {
  209. tmp = RREG32(voltage->gpio.reg);
  210. if (voltage->active_high)
  211. tmp &= ~voltage->gpio.mask;
  212. else
  213. tmp |= voltage->gpio.mask;
  214. WREG32(voltage->gpio.reg, tmp);
  215. if (voltage->delay)
  216. udelay(voltage->delay);
  217. }
  218. } else if (voltage->type == VOLTAGE_VDDC)
  219. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  220. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  221. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  222. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  223. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  224. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  225. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  226. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  227. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  228. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  229. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  230. }
  231. } else {
  232. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  233. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  234. }
  235. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  236. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  237. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  238. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  239. if (voltage->delay) {
  240. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  241. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  242. } else
  243. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  244. } else
  245. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  246. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  247. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  248. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  249. hdp_dyn_cntl &= ~HDP_FORCEON;
  250. else
  251. hdp_dyn_cntl |= HDP_FORCEON;
  252. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  253. #if 0
  254. /* mc_host_dyn seems to cause hangs from time to time */
  255. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  256. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  257. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  258. else
  259. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  260. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  261. #endif
  262. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  263. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  264. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  265. else
  266. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  267. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  268. /* set pcie lanes */
  269. if ((rdev->flags & RADEON_IS_PCIE) &&
  270. !(rdev->flags & RADEON_IS_IGP) &&
  271. rdev->asic->pm.set_pcie_lanes &&
  272. (ps->pcie_lanes !=
  273. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  274. radeon_set_pcie_lanes(rdev,
  275. ps->pcie_lanes);
  276. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  277. }
  278. }
  279. void rs600_pm_prepare(struct radeon_device *rdev)
  280. {
  281. struct drm_device *ddev = rdev->ddev;
  282. struct drm_crtc *crtc;
  283. struct radeon_crtc *radeon_crtc;
  284. u32 tmp;
  285. /* disable any active CRTCs */
  286. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  287. radeon_crtc = to_radeon_crtc(crtc);
  288. if (radeon_crtc->enabled) {
  289. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  290. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  291. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  292. }
  293. }
  294. }
  295. void rs600_pm_finish(struct radeon_device *rdev)
  296. {
  297. struct drm_device *ddev = rdev->ddev;
  298. struct drm_crtc *crtc;
  299. struct radeon_crtc *radeon_crtc;
  300. u32 tmp;
  301. /* enable any active CRTCs */
  302. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  303. radeon_crtc = to_radeon_crtc(crtc);
  304. if (radeon_crtc->enabled) {
  305. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  306. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  307. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  308. }
  309. }
  310. }
  311. /* hpd for digital panel detect/disconnect */
  312. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  313. {
  314. u32 tmp;
  315. bool connected = false;
  316. switch (hpd) {
  317. case RADEON_HPD_1:
  318. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  319. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  320. connected = true;
  321. break;
  322. case RADEON_HPD_2:
  323. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  324. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  325. connected = true;
  326. break;
  327. default:
  328. break;
  329. }
  330. return connected;
  331. }
  332. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  333. enum radeon_hpd_id hpd)
  334. {
  335. u32 tmp;
  336. bool connected = rs600_hpd_sense(rdev, hpd);
  337. switch (hpd) {
  338. case RADEON_HPD_1:
  339. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  340. if (connected)
  341. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  342. else
  343. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  344. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  345. break;
  346. case RADEON_HPD_2:
  347. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  348. if (connected)
  349. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  350. else
  351. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  352. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  353. break;
  354. default:
  355. break;
  356. }
  357. }
  358. void rs600_hpd_init(struct radeon_device *rdev)
  359. {
  360. struct drm_device *dev = rdev->ddev;
  361. struct drm_connector *connector;
  362. unsigned enable = 0;
  363. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  364. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  365. switch (radeon_connector->hpd.hpd) {
  366. case RADEON_HPD_1:
  367. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  368. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  369. break;
  370. case RADEON_HPD_2:
  371. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  372. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  373. break;
  374. default:
  375. break;
  376. }
  377. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  378. enable |= 1 << radeon_connector->hpd.hpd;
  379. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  380. }
  381. radeon_irq_kms_enable_hpd(rdev, enable);
  382. }
  383. void rs600_hpd_fini(struct radeon_device *rdev)
  384. {
  385. struct drm_device *dev = rdev->ddev;
  386. struct drm_connector *connector;
  387. unsigned disable = 0;
  388. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  389. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  390. switch (radeon_connector->hpd.hpd) {
  391. case RADEON_HPD_1:
  392. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  393. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  394. break;
  395. case RADEON_HPD_2:
  396. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  397. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  398. break;
  399. default:
  400. break;
  401. }
  402. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  403. disable |= 1 << radeon_connector->hpd.hpd;
  404. }
  405. radeon_irq_kms_disable_hpd(rdev, disable);
  406. }
  407. int rs600_asic_reset(struct radeon_device *rdev, bool hard)
  408. {
  409. struct rv515_mc_save save;
  410. u32 status, tmp;
  411. int ret = 0;
  412. status = RREG32(R_000E40_RBBM_STATUS);
  413. if (!G_000E40_GUI_ACTIVE(status)) {
  414. return 0;
  415. }
  416. /* Stops all mc clients */
  417. rv515_mc_stop(rdev, &save);
  418. status = RREG32(R_000E40_RBBM_STATUS);
  419. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  420. /* stop CP */
  421. WREG32(RADEON_CP_CSQ_CNTL, 0);
  422. tmp = RREG32(RADEON_CP_RB_CNTL);
  423. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  424. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  425. WREG32(RADEON_CP_RB_WPTR, 0);
  426. WREG32(RADEON_CP_RB_CNTL, tmp);
  427. pci_save_state(rdev->pdev);
  428. /* disable bus mastering */
  429. pci_clear_master(rdev->pdev);
  430. mdelay(1);
  431. /* reset GA+VAP */
  432. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  433. S_0000F0_SOFT_RESET_GA(1));
  434. RREG32(R_0000F0_RBBM_SOFT_RESET);
  435. mdelay(500);
  436. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  437. mdelay(1);
  438. status = RREG32(R_000E40_RBBM_STATUS);
  439. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  440. /* reset CP */
  441. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  442. RREG32(R_0000F0_RBBM_SOFT_RESET);
  443. mdelay(500);
  444. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  445. mdelay(1);
  446. status = RREG32(R_000E40_RBBM_STATUS);
  447. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  448. /* reset MC */
  449. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  450. RREG32(R_0000F0_RBBM_SOFT_RESET);
  451. mdelay(500);
  452. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  453. mdelay(1);
  454. status = RREG32(R_000E40_RBBM_STATUS);
  455. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  456. /* restore PCI & busmastering */
  457. pci_restore_state(rdev->pdev);
  458. /* Check if GPU is idle */
  459. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  460. dev_err(rdev->dev, "failed to reset GPU\n");
  461. ret = -1;
  462. } else
  463. dev_info(rdev->dev, "GPU reset succeed\n");
  464. rv515_mc_resume(rdev, &save);
  465. return ret;
  466. }
  467. /*
  468. * GART.
  469. */
  470. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  471. {
  472. uint32_t tmp;
  473. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  474. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  475. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  476. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  477. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  478. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  479. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  480. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  481. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  482. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  483. }
  484. static int rs600_gart_init(struct radeon_device *rdev)
  485. {
  486. int r;
  487. if (rdev->gart.robj) {
  488. WARN(1, "RS600 GART already initialized\n");
  489. return 0;
  490. }
  491. /* Initialize common gart structure */
  492. r = radeon_gart_init(rdev);
  493. if (r) {
  494. return r;
  495. }
  496. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  497. return radeon_gart_table_vram_alloc(rdev);
  498. }
  499. static int rs600_gart_enable(struct radeon_device *rdev)
  500. {
  501. u32 tmp;
  502. int r, i;
  503. if (rdev->gart.robj == NULL) {
  504. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  505. return -EINVAL;
  506. }
  507. r = radeon_gart_table_vram_pin(rdev);
  508. if (r)
  509. return r;
  510. /* Enable bus master */
  511. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  512. WREG32(RADEON_BUS_CNTL, tmp);
  513. /* FIXME: setup default page */
  514. WREG32_MC(R_000100_MC_PT0_CNTL,
  515. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  516. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  517. for (i = 0; i < 19; i++) {
  518. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  519. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  520. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  521. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  522. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  523. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  524. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  525. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  526. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  527. }
  528. /* enable first context */
  529. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  530. S_000102_ENABLE_PAGE_TABLE(1) |
  531. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  532. /* disable all other contexts */
  533. for (i = 1; i < 8; i++)
  534. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  535. /* setup the page table */
  536. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  537. rdev->gart.table_addr);
  538. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  539. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  540. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  541. /* System context maps to VRAM space */
  542. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  543. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  544. /* enable page tables */
  545. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  546. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  547. tmp = RREG32_MC(R_000009_MC_CNTL1);
  548. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  549. rs600_gart_tlb_flush(rdev);
  550. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  551. (unsigned)(rdev->mc.gtt_size >> 20),
  552. (unsigned long long)rdev->gart.table_addr);
  553. rdev->gart.ready = true;
  554. return 0;
  555. }
  556. static void rs600_gart_disable(struct radeon_device *rdev)
  557. {
  558. u32 tmp;
  559. /* FIXME: disable out of gart access */
  560. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  561. tmp = RREG32_MC(R_000009_MC_CNTL1);
  562. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  563. radeon_gart_table_vram_unpin(rdev);
  564. }
  565. static void rs600_gart_fini(struct radeon_device *rdev)
  566. {
  567. radeon_gart_fini(rdev);
  568. rs600_gart_disable(rdev);
  569. radeon_gart_table_vram_free(rdev);
  570. }
  571. uint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags)
  572. {
  573. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  574. addr |= R600_PTE_SYSTEM;
  575. if (flags & RADEON_GART_PAGE_VALID)
  576. addr |= R600_PTE_VALID;
  577. if (flags & RADEON_GART_PAGE_READ)
  578. addr |= R600_PTE_READABLE;
  579. if (flags & RADEON_GART_PAGE_WRITE)
  580. addr |= R600_PTE_WRITEABLE;
  581. if (flags & RADEON_GART_PAGE_SNOOP)
  582. addr |= R600_PTE_SNOOPED;
  583. return addr;
  584. }
  585. void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
  586. uint64_t entry)
  587. {
  588. void __iomem *ptr = (void *)rdev->gart.ptr;
  589. writeq(entry, ptr + (i * 8));
  590. }
  591. int rs600_irq_set(struct radeon_device *rdev)
  592. {
  593. uint32_t tmp = 0;
  594. uint32_t mode_int = 0;
  595. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  596. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  597. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  598. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  599. u32 hdmi0;
  600. if (ASIC_IS_DCE2(rdev))
  601. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  602. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  603. else
  604. hdmi0 = 0;
  605. if (!rdev->irq.installed) {
  606. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  607. WREG32(R_000040_GEN_INT_CNTL, 0);
  608. return -EINVAL;
  609. }
  610. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  611. tmp |= S_000040_SW_INT_EN(1);
  612. }
  613. if (rdev->irq.crtc_vblank_int[0] ||
  614. atomic_read(&rdev->irq.pflip[0])) {
  615. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  616. }
  617. if (rdev->irq.crtc_vblank_int[1] ||
  618. atomic_read(&rdev->irq.pflip[1])) {
  619. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  620. }
  621. if (rdev->irq.hpd[0]) {
  622. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  623. }
  624. if (rdev->irq.hpd[1]) {
  625. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  626. }
  627. if (rdev->irq.afmt[0]) {
  628. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  629. }
  630. WREG32(R_000040_GEN_INT_CNTL, tmp);
  631. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  632. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  633. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  634. if (ASIC_IS_DCE2(rdev))
  635. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  636. /* posting read */
  637. RREG32(R_000040_GEN_INT_CNTL);
  638. return 0;
  639. }
  640. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  641. {
  642. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  643. uint32_t irq_mask = S_000044_SW_INT(1);
  644. u32 tmp;
  645. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  646. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  647. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  648. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  649. S_006534_D1MODE_VBLANK_ACK(1));
  650. }
  651. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  652. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  653. S_006D34_D2MODE_VBLANK_ACK(1));
  654. }
  655. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  656. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  657. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  658. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  659. }
  660. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  661. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  662. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  663. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  664. }
  665. } else {
  666. rdev->irq.stat_regs.r500.disp_int = 0;
  667. }
  668. if (ASIC_IS_DCE2(rdev)) {
  669. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  670. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  671. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  672. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  673. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  674. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  675. }
  676. } else
  677. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  678. if (irqs) {
  679. WREG32(R_000044_GEN_INT_STATUS, irqs);
  680. }
  681. return irqs & irq_mask;
  682. }
  683. void rs600_irq_disable(struct radeon_device *rdev)
  684. {
  685. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  686. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  687. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  688. WREG32(R_000040_GEN_INT_CNTL, 0);
  689. WREG32(R_006540_DxMODE_INT_MASK, 0);
  690. /* Wait and acknowledge irq */
  691. mdelay(1);
  692. rs600_irq_ack(rdev);
  693. }
  694. int rs600_irq_process(struct radeon_device *rdev)
  695. {
  696. u32 status, msi_rearm;
  697. bool queue_hotplug = false;
  698. bool queue_hdmi = false;
  699. status = rs600_irq_ack(rdev);
  700. if (!status &&
  701. !rdev->irq.stat_regs.r500.disp_int &&
  702. !rdev->irq.stat_regs.r500.hdmi0_status) {
  703. return IRQ_NONE;
  704. }
  705. while (status ||
  706. rdev->irq.stat_regs.r500.disp_int ||
  707. rdev->irq.stat_regs.r500.hdmi0_status) {
  708. /* SW interrupt */
  709. if (G_000044_SW_INT(status)) {
  710. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  711. }
  712. /* Vertical blank interrupts */
  713. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  714. if (rdev->irq.crtc_vblank_int[0]) {
  715. drm_handle_vblank(rdev->ddev, 0);
  716. rdev->pm.vblank_sync = true;
  717. wake_up(&rdev->irq.vblank_queue);
  718. }
  719. if (atomic_read(&rdev->irq.pflip[0]))
  720. radeon_crtc_handle_vblank(rdev, 0);
  721. }
  722. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  723. if (rdev->irq.crtc_vblank_int[1]) {
  724. drm_handle_vblank(rdev->ddev, 1);
  725. rdev->pm.vblank_sync = true;
  726. wake_up(&rdev->irq.vblank_queue);
  727. }
  728. if (atomic_read(&rdev->irq.pflip[1]))
  729. radeon_crtc_handle_vblank(rdev, 1);
  730. }
  731. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  732. queue_hotplug = true;
  733. DRM_DEBUG("HPD1\n");
  734. }
  735. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  736. queue_hotplug = true;
  737. DRM_DEBUG("HPD2\n");
  738. }
  739. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  740. queue_hdmi = true;
  741. DRM_DEBUG("HDMI0\n");
  742. }
  743. status = rs600_irq_ack(rdev);
  744. }
  745. if (queue_hotplug)
  746. schedule_delayed_work(&rdev->hotplug_work, 0);
  747. if (queue_hdmi)
  748. schedule_work(&rdev->audio_work);
  749. if (rdev->msi_enabled) {
  750. switch (rdev->family) {
  751. case CHIP_RS600:
  752. case CHIP_RS690:
  753. case CHIP_RS740:
  754. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  755. WREG32(RADEON_BUS_CNTL, msi_rearm);
  756. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  757. break;
  758. default:
  759. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  760. break;
  761. }
  762. }
  763. return IRQ_HANDLED;
  764. }
  765. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  766. {
  767. if (crtc == 0)
  768. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  769. else
  770. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  771. }
  772. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  773. {
  774. unsigned i;
  775. for (i = 0; i < rdev->usec_timeout; i++) {
  776. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  777. return 0;
  778. udelay(1);
  779. }
  780. return -1;
  781. }
  782. static void rs600_gpu_init(struct radeon_device *rdev)
  783. {
  784. r420_pipes_init(rdev);
  785. /* Wait for mc idle */
  786. if (rs600_mc_wait_for_idle(rdev))
  787. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  788. }
  789. static void rs600_mc_init(struct radeon_device *rdev)
  790. {
  791. u64 base;
  792. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  793. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  794. rdev->mc.vram_is_ddr = true;
  795. rdev->mc.vram_width = 128;
  796. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  797. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  798. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  799. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  800. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  801. base = G_000004_MC_FB_START(base) << 16;
  802. radeon_vram_location(rdev, &rdev->mc, base);
  803. rdev->mc.gtt_base_align = 0;
  804. radeon_gtt_location(rdev, &rdev->mc);
  805. radeon_update_bandwidth_info(rdev);
  806. }
  807. void rs600_bandwidth_update(struct radeon_device *rdev)
  808. {
  809. struct drm_display_mode *mode0 = NULL;
  810. struct drm_display_mode *mode1 = NULL;
  811. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  812. /* FIXME: implement full support */
  813. if (!rdev->mode_info.mode_config_initialized)
  814. return;
  815. radeon_update_display_priority(rdev);
  816. if (rdev->mode_info.crtcs[0]->base.enabled)
  817. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  818. if (rdev->mode_info.crtcs[1]->base.enabled)
  819. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  820. rs690_line_buffer_adjust(rdev, mode0, mode1);
  821. if (rdev->disp_priority == 2) {
  822. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  823. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  824. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  825. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  826. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  827. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  828. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  829. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  830. }
  831. }
  832. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  833. {
  834. unsigned long flags;
  835. u32 r;
  836. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  837. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  838. S_000070_MC_IND_CITF_ARB0(1));
  839. r = RREG32(R_000074_MC_IND_DATA);
  840. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  841. return r;
  842. }
  843. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  844. {
  845. unsigned long flags;
  846. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  847. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  848. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  849. WREG32(R_000074_MC_IND_DATA, v);
  850. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  851. }
  852. static void rs600_debugfs(struct radeon_device *rdev)
  853. {
  854. if (r100_debugfs_rbbm_init(rdev))
  855. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  856. }
  857. void rs600_set_safe_registers(struct radeon_device *rdev)
  858. {
  859. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  860. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  861. }
  862. static void rs600_mc_program(struct radeon_device *rdev)
  863. {
  864. struct rv515_mc_save save;
  865. /* Stops all mc clients */
  866. rv515_mc_stop(rdev, &save);
  867. /* Wait for mc idle */
  868. if (rs600_mc_wait_for_idle(rdev))
  869. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  870. /* FIXME: What does AGP means for such chipset ? */
  871. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  872. WREG32_MC(R_000006_AGP_BASE, 0);
  873. WREG32_MC(R_000007_AGP_BASE_2, 0);
  874. /* Program MC */
  875. WREG32_MC(R_000004_MC_FB_LOCATION,
  876. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  877. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  878. WREG32(R_000134_HDP_FB_LOCATION,
  879. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  880. rv515_mc_resume(rdev, &save);
  881. }
  882. static int rs600_startup(struct radeon_device *rdev)
  883. {
  884. int r;
  885. rs600_mc_program(rdev);
  886. /* Resume clock */
  887. rv515_clock_startup(rdev);
  888. /* Initialize GPU configuration (# pipes, ...) */
  889. rs600_gpu_init(rdev);
  890. /* Initialize GART (initialize after TTM so we can allocate
  891. * memory through TTM but finalize after TTM) */
  892. r = rs600_gart_enable(rdev);
  893. if (r)
  894. return r;
  895. /* allocate wb buffer */
  896. r = radeon_wb_init(rdev);
  897. if (r)
  898. return r;
  899. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  900. if (r) {
  901. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  902. return r;
  903. }
  904. /* Enable IRQ */
  905. if (!rdev->irq.installed) {
  906. r = radeon_irq_kms_init(rdev);
  907. if (r)
  908. return r;
  909. }
  910. rs600_irq_set(rdev);
  911. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  912. /* 1M ring buffer */
  913. r = r100_cp_init(rdev, 1024 * 1024);
  914. if (r) {
  915. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  916. return r;
  917. }
  918. r = radeon_ib_pool_init(rdev);
  919. if (r) {
  920. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  921. return r;
  922. }
  923. r = radeon_audio_init(rdev);
  924. if (r) {
  925. dev_err(rdev->dev, "failed initializing audio\n");
  926. return r;
  927. }
  928. return 0;
  929. }
  930. int rs600_resume(struct radeon_device *rdev)
  931. {
  932. int r;
  933. /* Make sur GART are not working */
  934. rs600_gart_disable(rdev);
  935. /* Resume clock before doing reset */
  936. rv515_clock_startup(rdev);
  937. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  938. if (radeon_asic_reset(rdev)) {
  939. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  940. RREG32(R_000E40_RBBM_STATUS),
  941. RREG32(R_0007C0_CP_STAT));
  942. }
  943. /* post */
  944. atom_asic_init(rdev->mode_info.atom_context);
  945. /* Resume clock after posting */
  946. rv515_clock_startup(rdev);
  947. /* Initialize surface registers */
  948. radeon_surface_init(rdev);
  949. rdev->accel_working = true;
  950. r = rs600_startup(rdev);
  951. if (r) {
  952. rdev->accel_working = false;
  953. }
  954. return r;
  955. }
  956. int rs600_suspend(struct radeon_device *rdev)
  957. {
  958. radeon_pm_suspend(rdev);
  959. radeon_audio_fini(rdev);
  960. r100_cp_disable(rdev);
  961. radeon_wb_disable(rdev);
  962. rs600_irq_disable(rdev);
  963. rs600_gart_disable(rdev);
  964. return 0;
  965. }
  966. void rs600_fini(struct radeon_device *rdev)
  967. {
  968. radeon_pm_fini(rdev);
  969. radeon_audio_fini(rdev);
  970. r100_cp_fini(rdev);
  971. radeon_wb_fini(rdev);
  972. radeon_ib_pool_fini(rdev);
  973. radeon_gem_fini(rdev);
  974. rs600_gart_fini(rdev);
  975. radeon_irq_kms_fini(rdev);
  976. radeon_fence_driver_fini(rdev);
  977. radeon_bo_fini(rdev);
  978. radeon_atombios_fini(rdev);
  979. kfree(rdev->bios);
  980. rdev->bios = NULL;
  981. }
  982. int rs600_init(struct radeon_device *rdev)
  983. {
  984. int r;
  985. /* Disable VGA */
  986. rv515_vga_render_disable(rdev);
  987. /* Initialize scratch registers */
  988. radeon_scratch_init(rdev);
  989. /* Initialize surface registers */
  990. radeon_surface_init(rdev);
  991. /* restore some register to sane defaults */
  992. r100_restore_sanity(rdev);
  993. /* BIOS */
  994. if (!radeon_get_bios(rdev)) {
  995. if (ASIC_IS_AVIVO(rdev))
  996. return -EINVAL;
  997. }
  998. if (rdev->is_atom_bios) {
  999. r = radeon_atombios_init(rdev);
  1000. if (r)
  1001. return r;
  1002. } else {
  1003. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  1004. return -EINVAL;
  1005. }
  1006. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1007. if (radeon_asic_reset(rdev)) {
  1008. dev_warn(rdev->dev,
  1009. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1010. RREG32(R_000E40_RBBM_STATUS),
  1011. RREG32(R_0007C0_CP_STAT));
  1012. }
  1013. /* check if cards are posted or not */
  1014. if (radeon_boot_test_post_card(rdev) == false)
  1015. return -EINVAL;
  1016. /* Initialize clocks */
  1017. radeon_get_clock_info(rdev->ddev);
  1018. /* initialize memory controller */
  1019. rs600_mc_init(rdev);
  1020. rs600_debugfs(rdev);
  1021. /* Fence driver */
  1022. r = radeon_fence_driver_init(rdev);
  1023. if (r)
  1024. return r;
  1025. /* Memory manager */
  1026. r = radeon_bo_init(rdev);
  1027. if (r)
  1028. return r;
  1029. r = rs600_gart_init(rdev);
  1030. if (r)
  1031. return r;
  1032. rs600_set_safe_registers(rdev);
  1033. /* Initialize power management */
  1034. radeon_pm_init(rdev);
  1035. rdev->accel_working = true;
  1036. r = rs600_startup(rdev);
  1037. if (r) {
  1038. /* Somethings want wront with the accel init stop accel */
  1039. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1040. r100_cp_fini(rdev);
  1041. radeon_wb_fini(rdev);
  1042. radeon_ib_pool_fini(rdev);
  1043. rs600_gart_fini(rdev);
  1044. radeon_irq_kms_fini(rdev);
  1045. rdev->accel_working = false;
  1046. }
  1047. return 0;
  1048. }