radeon_kms.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #include "radeon_kfd.h"
  36. #if defined(CONFIG_VGA_SWITCHEROO)
  37. bool radeon_has_atpx(void);
  38. #else
  39. static inline bool radeon_has_atpx(void) { return false; }
  40. #endif
  41. /**
  42. * radeon_driver_unload_kms - Main unload function for KMS.
  43. *
  44. * @dev: drm dev pointer
  45. *
  46. * This is the main unload function for KMS (all asics).
  47. * It calls radeon_modeset_fini() to tear down the
  48. * displays, and radeon_device_fini() to tear down
  49. * the rest of the device (CP, writeback, etc.).
  50. * Returns 0 on success.
  51. */
  52. int radeon_driver_unload_kms(struct drm_device *dev)
  53. {
  54. struct radeon_device *rdev = dev->dev_private;
  55. if (rdev == NULL)
  56. return 0;
  57. if (rdev->rmmio == NULL)
  58. goto done_free;
  59. if (radeon_is_px(dev)) {
  60. pm_runtime_get_sync(dev->dev);
  61. pm_runtime_forbid(dev->dev);
  62. }
  63. radeon_kfd_device_fini(rdev);
  64. radeon_acpi_fini(rdev);
  65. radeon_modeset_fini(rdev);
  66. radeon_device_fini(rdev);
  67. done_free:
  68. kfree(rdev);
  69. dev->dev_private = NULL;
  70. return 0;
  71. }
  72. /**
  73. * radeon_driver_load_kms - Main load function for KMS.
  74. *
  75. * @dev: drm dev pointer
  76. * @flags: device flags
  77. *
  78. * This is the main load function for KMS (all asics).
  79. * It calls radeon_device_init() to set up the non-display
  80. * parts of the chip (asic init, CP, writeback, etc.), and
  81. * radeon_modeset_init() to set up the display parts
  82. * (crtcs, encoders, hotplug detect, etc.).
  83. * Returns 0 on success, error on failure.
  84. */
  85. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  86. {
  87. struct radeon_device *rdev;
  88. int r, acpi_status;
  89. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  90. if (rdev == NULL) {
  91. return -ENOMEM;
  92. }
  93. dev->dev_private = (void *)rdev;
  94. /* update BUS flag */
  95. if (drm_pci_device_is_agp(dev)) {
  96. flags |= RADEON_IS_AGP;
  97. } else if (pci_is_pcie(dev->pdev)) {
  98. flags |= RADEON_IS_PCIE;
  99. } else {
  100. flags |= RADEON_IS_PCI;
  101. }
  102. if ((radeon_runtime_pm != 0) &&
  103. radeon_has_atpx() &&
  104. ((flags & RADEON_IS_IGP) == 0))
  105. flags |= RADEON_IS_PX;
  106. /* radeon_device_init should report only fatal error
  107. * like memory allocation failure or iomapping failure,
  108. * or memory manager initialization failure, it must
  109. * properly initialize the GPU MC controller and permit
  110. * VRAM allocation
  111. */
  112. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  113. if (r) {
  114. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  115. goto out;
  116. }
  117. /* Again modeset_init should fail only on fatal error
  118. * otherwise it should provide enough functionalities
  119. * for shadowfb to run
  120. */
  121. r = radeon_modeset_init(rdev);
  122. if (r)
  123. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  124. /* Call ACPI methods: require modeset init
  125. * but failure is not fatal
  126. */
  127. if (!r) {
  128. acpi_status = radeon_acpi_init(rdev);
  129. if (acpi_status)
  130. dev_dbg(&dev->pdev->dev,
  131. "Error during ACPI methods call\n");
  132. }
  133. radeon_kfd_device_probe(rdev);
  134. radeon_kfd_device_init(rdev);
  135. if (radeon_is_px(dev)) {
  136. pm_runtime_use_autosuspend(dev->dev);
  137. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  138. pm_runtime_set_active(dev->dev);
  139. pm_runtime_allow(dev->dev);
  140. pm_runtime_mark_last_busy(dev->dev);
  141. pm_runtime_put_autosuspend(dev->dev);
  142. }
  143. out:
  144. if (r)
  145. radeon_driver_unload_kms(dev);
  146. return r;
  147. }
  148. /**
  149. * radeon_set_filp_rights - Set filp right.
  150. *
  151. * @dev: drm dev pointer
  152. * @owner: drm file
  153. * @applier: drm file
  154. * @value: value
  155. *
  156. * Sets the filp rights for the device (all asics).
  157. */
  158. static void radeon_set_filp_rights(struct drm_device *dev,
  159. struct drm_file **owner,
  160. struct drm_file *applier,
  161. uint32_t *value)
  162. {
  163. struct radeon_device *rdev = dev->dev_private;
  164. mutex_lock(&rdev->gem.mutex);
  165. if (*value == 1) {
  166. /* wants rights */
  167. if (!*owner)
  168. *owner = applier;
  169. } else if (*value == 0) {
  170. /* revokes rights */
  171. if (*owner == applier)
  172. *owner = NULL;
  173. }
  174. *value = *owner == applier ? 1 : 0;
  175. mutex_unlock(&rdev->gem.mutex);
  176. }
  177. /*
  178. * Userspace get information ioctl
  179. */
  180. /**
  181. * radeon_info_ioctl - answer a device specific request.
  182. *
  183. * @rdev: radeon device pointer
  184. * @data: request object
  185. * @filp: drm filp
  186. *
  187. * This function is used to pass device specific parameters to the userspace
  188. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  189. * etc. (all asics).
  190. * Returns 0 on success, -EINVAL on failure.
  191. */
  192. static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  193. {
  194. struct radeon_device *rdev = dev->dev_private;
  195. struct drm_radeon_info *info = data;
  196. struct radeon_mode_info *minfo = &rdev->mode_info;
  197. uint32_t *value, value_tmp, *value_ptr, value_size;
  198. uint64_t value64;
  199. struct drm_crtc *crtc;
  200. int i, found;
  201. value_ptr = (uint32_t *)((unsigned long)info->value);
  202. value = &value_tmp;
  203. value_size = sizeof(uint32_t);
  204. switch (info->request) {
  205. case RADEON_INFO_DEVICE_ID:
  206. *value = dev->pdev->device;
  207. break;
  208. case RADEON_INFO_NUM_GB_PIPES:
  209. *value = rdev->num_gb_pipes;
  210. break;
  211. case RADEON_INFO_NUM_Z_PIPES:
  212. *value = rdev->num_z_pipes;
  213. break;
  214. case RADEON_INFO_ACCEL_WORKING:
  215. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  216. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  217. *value = false;
  218. else
  219. *value = rdev->accel_working;
  220. break;
  221. case RADEON_INFO_CRTC_FROM_ID:
  222. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  223. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  224. return -EFAULT;
  225. }
  226. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  227. crtc = (struct drm_crtc *)minfo->crtcs[i];
  228. if (crtc && crtc->base.id == *value) {
  229. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  230. *value = radeon_crtc->crtc_id;
  231. found = 1;
  232. break;
  233. }
  234. }
  235. if (!found) {
  236. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  237. return -EINVAL;
  238. }
  239. break;
  240. case RADEON_INFO_ACCEL_WORKING2:
  241. if (rdev->family == CHIP_HAWAII) {
  242. if (rdev->accel_working) {
  243. if (rdev->new_fw)
  244. *value = 3;
  245. else
  246. *value = 2;
  247. } else {
  248. *value = 0;
  249. }
  250. } else {
  251. *value = rdev->accel_working;
  252. }
  253. break;
  254. case RADEON_INFO_TILING_CONFIG:
  255. if (rdev->family >= CHIP_BONAIRE)
  256. *value = rdev->config.cik.tile_config;
  257. else if (rdev->family >= CHIP_TAHITI)
  258. *value = rdev->config.si.tile_config;
  259. else if (rdev->family >= CHIP_CAYMAN)
  260. *value = rdev->config.cayman.tile_config;
  261. else if (rdev->family >= CHIP_CEDAR)
  262. *value = rdev->config.evergreen.tile_config;
  263. else if (rdev->family >= CHIP_RV770)
  264. *value = rdev->config.rv770.tile_config;
  265. else if (rdev->family >= CHIP_R600)
  266. *value = rdev->config.r600.tile_config;
  267. else {
  268. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  269. return -EINVAL;
  270. }
  271. break;
  272. case RADEON_INFO_WANT_HYPERZ:
  273. /* The "value" here is both an input and output parameter.
  274. * If the input value is 1, filp requests hyper-z access.
  275. * If the input value is 0, filp revokes its hyper-z access.
  276. *
  277. * When returning, the value is 1 if filp owns hyper-z access,
  278. * 0 otherwise. */
  279. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  280. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  281. return -EFAULT;
  282. }
  283. if (*value >= 2) {
  284. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  285. return -EINVAL;
  286. }
  287. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  288. break;
  289. case RADEON_INFO_WANT_CMASK:
  290. /* The same logic as Hyper-Z. */
  291. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  292. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  293. return -EFAULT;
  294. }
  295. if (*value >= 2) {
  296. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  297. return -EINVAL;
  298. }
  299. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  300. break;
  301. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  302. /* return clock value in KHz */
  303. if (rdev->asic->get_xclk)
  304. *value = radeon_get_xclk(rdev) * 10;
  305. else
  306. *value = rdev->clock.spll.reference_freq * 10;
  307. break;
  308. case RADEON_INFO_NUM_BACKENDS:
  309. if (rdev->family >= CHIP_BONAIRE)
  310. *value = rdev->config.cik.max_backends_per_se *
  311. rdev->config.cik.max_shader_engines;
  312. else if (rdev->family >= CHIP_TAHITI)
  313. *value = rdev->config.si.max_backends_per_se *
  314. rdev->config.si.max_shader_engines;
  315. else if (rdev->family >= CHIP_CAYMAN)
  316. *value = rdev->config.cayman.max_backends_per_se *
  317. rdev->config.cayman.max_shader_engines;
  318. else if (rdev->family >= CHIP_CEDAR)
  319. *value = rdev->config.evergreen.max_backends;
  320. else if (rdev->family >= CHIP_RV770)
  321. *value = rdev->config.rv770.max_backends;
  322. else if (rdev->family >= CHIP_R600)
  323. *value = rdev->config.r600.max_backends;
  324. else {
  325. return -EINVAL;
  326. }
  327. break;
  328. case RADEON_INFO_NUM_TILE_PIPES:
  329. if (rdev->family >= CHIP_BONAIRE)
  330. *value = rdev->config.cik.max_tile_pipes;
  331. else if (rdev->family >= CHIP_TAHITI)
  332. *value = rdev->config.si.max_tile_pipes;
  333. else if (rdev->family >= CHIP_CAYMAN)
  334. *value = rdev->config.cayman.max_tile_pipes;
  335. else if (rdev->family >= CHIP_CEDAR)
  336. *value = rdev->config.evergreen.max_tile_pipes;
  337. else if (rdev->family >= CHIP_RV770)
  338. *value = rdev->config.rv770.max_tile_pipes;
  339. else if (rdev->family >= CHIP_R600)
  340. *value = rdev->config.r600.max_tile_pipes;
  341. else {
  342. return -EINVAL;
  343. }
  344. break;
  345. case RADEON_INFO_FUSION_GART_WORKING:
  346. *value = 1;
  347. break;
  348. case RADEON_INFO_BACKEND_MAP:
  349. if (rdev->family >= CHIP_BONAIRE)
  350. *value = rdev->config.cik.backend_map;
  351. else if (rdev->family >= CHIP_TAHITI)
  352. *value = rdev->config.si.backend_map;
  353. else if (rdev->family >= CHIP_CAYMAN)
  354. *value = rdev->config.cayman.backend_map;
  355. else if (rdev->family >= CHIP_CEDAR)
  356. *value = rdev->config.evergreen.backend_map;
  357. else if (rdev->family >= CHIP_RV770)
  358. *value = rdev->config.rv770.backend_map;
  359. else if (rdev->family >= CHIP_R600)
  360. *value = rdev->config.r600.backend_map;
  361. else {
  362. return -EINVAL;
  363. }
  364. break;
  365. case RADEON_INFO_VA_START:
  366. /* this is where we report if vm is supported or not */
  367. if (rdev->family < CHIP_CAYMAN)
  368. return -EINVAL;
  369. *value = RADEON_VA_RESERVED_SIZE;
  370. break;
  371. case RADEON_INFO_IB_VM_MAX_SIZE:
  372. /* this is where we report if vm is supported or not */
  373. if (rdev->family < CHIP_CAYMAN)
  374. return -EINVAL;
  375. *value = RADEON_IB_VM_MAX_SIZE;
  376. break;
  377. case RADEON_INFO_MAX_PIPES:
  378. if (rdev->family >= CHIP_BONAIRE)
  379. *value = rdev->config.cik.max_cu_per_sh;
  380. else if (rdev->family >= CHIP_TAHITI)
  381. *value = rdev->config.si.max_cu_per_sh;
  382. else if (rdev->family >= CHIP_CAYMAN)
  383. *value = rdev->config.cayman.max_pipes_per_simd;
  384. else if (rdev->family >= CHIP_CEDAR)
  385. *value = rdev->config.evergreen.max_pipes;
  386. else if (rdev->family >= CHIP_RV770)
  387. *value = rdev->config.rv770.max_pipes;
  388. else if (rdev->family >= CHIP_R600)
  389. *value = rdev->config.r600.max_pipes;
  390. else {
  391. return -EINVAL;
  392. }
  393. break;
  394. case RADEON_INFO_TIMESTAMP:
  395. if (rdev->family < CHIP_R600) {
  396. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  397. return -EINVAL;
  398. }
  399. value = (uint32_t*)&value64;
  400. value_size = sizeof(uint64_t);
  401. value64 = radeon_get_gpu_clock_counter(rdev);
  402. break;
  403. case RADEON_INFO_MAX_SE:
  404. if (rdev->family >= CHIP_BONAIRE)
  405. *value = rdev->config.cik.max_shader_engines;
  406. else if (rdev->family >= CHIP_TAHITI)
  407. *value = rdev->config.si.max_shader_engines;
  408. else if (rdev->family >= CHIP_CAYMAN)
  409. *value = rdev->config.cayman.max_shader_engines;
  410. else if (rdev->family >= CHIP_CEDAR)
  411. *value = rdev->config.evergreen.num_ses;
  412. else
  413. *value = 1;
  414. break;
  415. case RADEON_INFO_MAX_SH_PER_SE:
  416. if (rdev->family >= CHIP_BONAIRE)
  417. *value = rdev->config.cik.max_sh_per_se;
  418. else if (rdev->family >= CHIP_TAHITI)
  419. *value = rdev->config.si.max_sh_per_se;
  420. else
  421. return -EINVAL;
  422. break;
  423. case RADEON_INFO_FASTFB_WORKING:
  424. *value = rdev->fastfb_working;
  425. break;
  426. case RADEON_INFO_RING_WORKING:
  427. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  428. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  429. return -EFAULT;
  430. }
  431. switch (*value) {
  432. case RADEON_CS_RING_GFX:
  433. case RADEON_CS_RING_COMPUTE:
  434. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  435. break;
  436. case RADEON_CS_RING_DMA:
  437. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  438. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  439. break;
  440. case RADEON_CS_RING_UVD:
  441. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  442. break;
  443. case RADEON_CS_RING_VCE:
  444. *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
  445. break;
  446. default:
  447. return -EINVAL;
  448. }
  449. break;
  450. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  451. if (rdev->family >= CHIP_BONAIRE) {
  452. value = rdev->config.cik.tile_mode_array;
  453. value_size = sizeof(uint32_t)*32;
  454. } else if (rdev->family >= CHIP_TAHITI) {
  455. value = rdev->config.si.tile_mode_array;
  456. value_size = sizeof(uint32_t)*32;
  457. } else {
  458. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  459. return -EINVAL;
  460. }
  461. break;
  462. case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
  463. if (rdev->family >= CHIP_BONAIRE) {
  464. value = rdev->config.cik.macrotile_mode_array;
  465. value_size = sizeof(uint32_t)*16;
  466. } else {
  467. DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
  468. return -EINVAL;
  469. }
  470. break;
  471. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  472. *value = 1;
  473. break;
  474. case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
  475. if (rdev->family >= CHIP_BONAIRE) {
  476. *value = rdev->config.cik.backend_enable_mask;
  477. } else if (rdev->family >= CHIP_TAHITI) {
  478. *value = rdev->config.si.backend_enable_mask;
  479. } else {
  480. DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
  481. }
  482. break;
  483. case RADEON_INFO_MAX_SCLK:
  484. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  485. rdev->pm.dpm_enabled)
  486. *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
  487. else
  488. *value = rdev->pm.default_sclk * 10;
  489. break;
  490. case RADEON_INFO_VCE_FW_VERSION:
  491. *value = rdev->vce.fw_version;
  492. break;
  493. case RADEON_INFO_VCE_FB_VERSION:
  494. *value = rdev->vce.fb_version;
  495. break;
  496. case RADEON_INFO_NUM_BYTES_MOVED:
  497. value = (uint32_t*)&value64;
  498. value_size = sizeof(uint64_t);
  499. value64 = atomic64_read(&rdev->num_bytes_moved);
  500. break;
  501. case RADEON_INFO_VRAM_USAGE:
  502. value = (uint32_t*)&value64;
  503. value_size = sizeof(uint64_t);
  504. value64 = atomic64_read(&rdev->vram_usage);
  505. break;
  506. case RADEON_INFO_GTT_USAGE:
  507. value = (uint32_t*)&value64;
  508. value_size = sizeof(uint64_t);
  509. value64 = atomic64_read(&rdev->gtt_usage);
  510. break;
  511. case RADEON_INFO_ACTIVE_CU_COUNT:
  512. if (rdev->family >= CHIP_BONAIRE)
  513. *value = rdev->config.cik.active_cus;
  514. else if (rdev->family >= CHIP_TAHITI)
  515. *value = rdev->config.si.active_cus;
  516. else if (rdev->family >= CHIP_CAYMAN)
  517. *value = rdev->config.cayman.active_simds;
  518. else if (rdev->family >= CHIP_CEDAR)
  519. *value = rdev->config.evergreen.active_simds;
  520. else if (rdev->family >= CHIP_RV770)
  521. *value = rdev->config.rv770.active_simds;
  522. else if (rdev->family >= CHIP_R600)
  523. *value = rdev->config.r600.active_simds;
  524. else
  525. *value = 1;
  526. break;
  527. case RADEON_INFO_CURRENT_GPU_TEMP:
  528. /* get temperature in millidegrees C */
  529. if (rdev->asic->pm.get_temperature)
  530. *value = radeon_get_temperature(rdev);
  531. else
  532. *value = 0;
  533. break;
  534. case RADEON_INFO_CURRENT_GPU_SCLK:
  535. /* get sclk in Mhz */
  536. if (rdev->pm.dpm_enabled)
  537. *value = radeon_dpm_get_current_sclk(rdev) / 100;
  538. else
  539. *value = rdev->pm.current_sclk / 100;
  540. break;
  541. case RADEON_INFO_CURRENT_GPU_MCLK:
  542. /* get mclk in Mhz */
  543. if (rdev->pm.dpm_enabled)
  544. *value = radeon_dpm_get_current_mclk(rdev) / 100;
  545. else
  546. *value = rdev->pm.current_mclk / 100;
  547. break;
  548. case RADEON_INFO_READ_REG:
  549. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  550. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  551. return -EFAULT;
  552. }
  553. if (radeon_get_allowed_info_register(rdev, *value, value))
  554. return -EINVAL;
  555. break;
  556. case RADEON_INFO_VA_UNMAP_WORKING:
  557. *value = true;
  558. break;
  559. case RADEON_INFO_GPU_RESET_COUNTER:
  560. *value = atomic_read(&rdev->gpu_reset_counter);
  561. break;
  562. default:
  563. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  564. return -EINVAL;
  565. }
  566. if (copy_to_user(value_ptr, (char*)value, value_size)) {
  567. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  568. return -EFAULT;
  569. }
  570. return 0;
  571. }
  572. /*
  573. * Outdated mess for old drm with Xorg being in charge (void function now).
  574. */
  575. /**
  576. * radeon_driver_lastclose_kms - drm callback for last close
  577. *
  578. * @dev: drm dev pointer
  579. *
  580. * Switch vga_switcheroo state after last close (all asics).
  581. */
  582. void radeon_driver_lastclose_kms(struct drm_device *dev)
  583. {
  584. struct radeon_device *rdev = dev->dev_private;
  585. radeon_fbdev_restore_mode(rdev);
  586. vga_switcheroo_process_delayed_switch();
  587. }
  588. /**
  589. * radeon_driver_open_kms - drm callback for open
  590. *
  591. * @dev: drm dev pointer
  592. * @file_priv: drm file
  593. *
  594. * On device open, init vm on cayman+ (all asics).
  595. * Returns 0 on success, error on failure.
  596. */
  597. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  598. {
  599. struct radeon_device *rdev = dev->dev_private;
  600. int r;
  601. file_priv->driver_priv = NULL;
  602. r = pm_runtime_get_sync(dev->dev);
  603. if (r < 0)
  604. return r;
  605. /* new gpu have virtual address space support */
  606. if (rdev->family >= CHIP_CAYMAN) {
  607. struct radeon_fpriv *fpriv;
  608. struct radeon_vm *vm;
  609. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  610. if (unlikely(!fpriv)) {
  611. r = -ENOMEM;
  612. goto out_suspend;
  613. }
  614. if (rdev->accel_working) {
  615. vm = &fpriv->vm;
  616. r = radeon_vm_init(rdev, vm);
  617. if (r) {
  618. kfree(fpriv);
  619. goto out_suspend;
  620. }
  621. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  622. if (r) {
  623. radeon_vm_fini(rdev, vm);
  624. kfree(fpriv);
  625. goto out_suspend;
  626. }
  627. /* map the ib pool buffer read only into
  628. * virtual address space */
  629. vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
  630. rdev->ring_tmp_bo.bo);
  631. r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
  632. RADEON_VA_IB_OFFSET,
  633. RADEON_VM_PAGE_READABLE |
  634. RADEON_VM_PAGE_SNOOPED);
  635. if (r) {
  636. radeon_vm_fini(rdev, vm);
  637. kfree(fpriv);
  638. goto out_suspend;
  639. }
  640. }
  641. file_priv->driver_priv = fpriv;
  642. }
  643. out_suspend:
  644. pm_runtime_mark_last_busy(dev->dev);
  645. pm_runtime_put_autosuspend(dev->dev);
  646. return r;
  647. }
  648. /**
  649. * radeon_driver_postclose_kms - drm callback for post close
  650. *
  651. * @dev: drm dev pointer
  652. * @file_priv: drm file
  653. *
  654. * On device post close, tear down vm on cayman+ (all asics).
  655. */
  656. void radeon_driver_postclose_kms(struct drm_device *dev,
  657. struct drm_file *file_priv)
  658. {
  659. struct radeon_device *rdev = dev->dev_private;
  660. /* new gpu have virtual address space support */
  661. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  662. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  663. struct radeon_vm *vm = &fpriv->vm;
  664. int r;
  665. if (rdev->accel_working) {
  666. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  667. if (!r) {
  668. if (vm->ib_bo_va)
  669. radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
  670. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  671. }
  672. radeon_vm_fini(rdev, vm);
  673. }
  674. kfree(fpriv);
  675. file_priv->driver_priv = NULL;
  676. }
  677. pm_runtime_mark_last_busy(dev->dev);
  678. pm_runtime_put_autosuspend(dev->dev);
  679. }
  680. /**
  681. * radeon_driver_preclose_kms - drm callback for pre close
  682. *
  683. * @dev: drm dev pointer
  684. * @file_priv: drm file
  685. *
  686. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  687. * (all asics).
  688. */
  689. void radeon_driver_preclose_kms(struct drm_device *dev,
  690. struct drm_file *file_priv)
  691. {
  692. struct radeon_device *rdev = dev->dev_private;
  693. pm_runtime_get_sync(dev->dev);
  694. mutex_lock(&rdev->gem.mutex);
  695. if (rdev->hyperz_filp == file_priv)
  696. rdev->hyperz_filp = NULL;
  697. if (rdev->cmask_filp == file_priv)
  698. rdev->cmask_filp = NULL;
  699. mutex_unlock(&rdev->gem.mutex);
  700. radeon_uvd_free_handles(rdev, file_priv);
  701. radeon_vce_free_handles(rdev, file_priv);
  702. }
  703. /*
  704. * VBlank related functions.
  705. */
  706. /**
  707. * radeon_get_vblank_counter_kms - get frame count
  708. *
  709. * @dev: drm dev pointer
  710. * @pipe: crtc to get the frame count from
  711. *
  712. * Gets the frame count on the requested crtc (all asics).
  713. * Returns frame count on success, -EINVAL on failure.
  714. */
  715. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  716. {
  717. int vpos, hpos, stat;
  718. u32 count;
  719. struct radeon_device *rdev = dev->dev_private;
  720. if (pipe >= rdev->num_crtc) {
  721. DRM_ERROR("Invalid crtc %u\n", pipe);
  722. return -EINVAL;
  723. }
  724. /* The hw increments its frame counter at start of vsync, not at start
  725. * of vblank, as is required by DRM core vblank counter handling.
  726. * Cook the hw count here to make it appear to the caller as if it
  727. * incremented at start of vblank. We measure distance to start of
  728. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  729. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  730. * result by 1 to give the proper appearance to caller.
  731. */
  732. if (rdev->mode_info.crtcs[pipe]) {
  733. /* Repeat readout if needed to provide stable result if
  734. * we cross start of vsync during the queries.
  735. */
  736. do {
  737. count = radeon_get_vblank_counter(rdev, pipe);
  738. /* Ask radeon_get_crtc_scanoutpos to return vpos as
  739. * distance to start of vblank, instead of regular
  740. * vertical scanout pos.
  741. */
  742. stat = radeon_get_crtc_scanoutpos(
  743. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  744. &vpos, &hpos, NULL, NULL,
  745. &rdev->mode_info.crtcs[pipe]->base.hwmode);
  746. } while (count != radeon_get_vblank_counter(rdev, pipe));
  747. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  748. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  749. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  750. }
  751. else {
  752. DRM_DEBUG_VBL("crtc %u: dist from vblank start %d\n",
  753. pipe, vpos);
  754. /* Bump counter if we are at >= leading edge of vblank,
  755. * but before vsync where vpos would turn negative and
  756. * the hw counter really increments.
  757. */
  758. if (vpos >= 0)
  759. count++;
  760. }
  761. }
  762. else {
  763. /* Fallback to use value as is. */
  764. count = radeon_get_vblank_counter(rdev, pipe);
  765. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  766. }
  767. return count;
  768. }
  769. /**
  770. * radeon_enable_vblank_kms - enable vblank interrupt
  771. *
  772. * @dev: drm dev pointer
  773. * @crtc: crtc to enable vblank interrupt for
  774. *
  775. * Enable the interrupt on the requested crtc (all asics).
  776. * Returns 0 on success, -EINVAL on failure.
  777. */
  778. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  779. {
  780. struct radeon_device *rdev = dev->dev_private;
  781. unsigned long irqflags;
  782. int r;
  783. if (crtc < 0 || crtc >= rdev->num_crtc) {
  784. DRM_ERROR("Invalid crtc %d\n", crtc);
  785. return -EINVAL;
  786. }
  787. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  788. rdev->irq.crtc_vblank_int[crtc] = true;
  789. r = radeon_irq_set(rdev);
  790. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  791. return r;
  792. }
  793. /**
  794. * radeon_disable_vblank_kms - disable vblank interrupt
  795. *
  796. * @dev: drm dev pointer
  797. * @crtc: crtc to disable vblank interrupt for
  798. *
  799. * Disable the interrupt on the requested crtc (all asics).
  800. */
  801. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  802. {
  803. struct radeon_device *rdev = dev->dev_private;
  804. unsigned long irqflags;
  805. if (crtc < 0 || crtc >= rdev->num_crtc) {
  806. DRM_ERROR("Invalid crtc %d\n", crtc);
  807. return;
  808. }
  809. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  810. rdev->irq.crtc_vblank_int[crtc] = false;
  811. radeon_irq_set(rdev);
  812. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  813. }
  814. /**
  815. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  816. *
  817. * @dev: drm dev pointer
  818. * @crtc: crtc to get the timestamp for
  819. * @max_error: max error
  820. * @vblank_time: time value
  821. * @flags: flags passed to the driver
  822. *
  823. * Gets the timestamp on the requested crtc based on the
  824. * scanout position. (all asics).
  825. * Returns postive status flags on success, negative error on failure.
  826. */
  827. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  828. int *max_error,
  829. struct timeval *vblank_time,
  830. unsigned flags)
  831. {
  832. struct drm_crtc *drmcrtc;
  833. struct radeon_device *rdev = dev->dev_private;
  834. if (crtc < 0 || crtc >= dev->num_crtcs) {
  835. DRM_ERROR("Invalid crtc %d\n", crtc);
  836. return -EINVAL;
  837. }
  838. /* Get associated drm_crtc: */
  839. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  840. if (!drmcrtc)
  841. return -EINVAL;
  842. /* Helper routine in DRM core does all the work: */
  843. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  844. vblank_time, flags,
  845. &drmcrtc->hwmode);
  846. }
  847. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  848. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  849. DRM_IOCTL_DEF_DRV(RADEON_CP_START, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  850. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  851. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  852. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, drm_invalid_op, DRM_AUTH),
  853. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, drm_invalid_op, DRM_AUTH),
  854. DRM_IOCTL_DEF_DRV(RADEON_RESET, drm_invalid_op, DRM_AUTH),
  855. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, drm_invalid_op, DRM_AUTH),
  856. DRM_IOCTL_DEF_DRV(RADEON_SWAP, drm_invalid_op, DRM_AUTH),
  857. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, drm_invalid_op, DRM_AUTH),
  858. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, drm_invalid_op, DRM_AUTH),
  859. DRM_IOCTL_DEF_DRV(RADEON_INDICES, drm_invalid_op, DRM_AUTH),
  860. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, drm_invalid_op, DRM_AUTH),
  861. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, drm_invalid_op, DRM_AUTH),
  862. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  863. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, drm_invalid_op, DRM_AUTH),
  864. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, drm_invalid_op, DRM_AUTH),
  865. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, drm_invalid_op, DRM_AUTH),
  866. DRM_IOCTL_DEF_DRV(RADEON_FLIP, drm_invalid_op, DRM_AUTH),
  867. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, drm_invalid_op, DRM_AUTH),
  868. DRM_IOCTL_DEF_DRV(RADEON_FREE, drm_invalid_op, DRM_AUTH),
  869. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  870. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, drm_invalid_op, DRM_AUTH),
  871. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, drm_invalid_op, DRM_AUTH),
  872. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, drm_invalid_op, DRM_AUTH),
  873. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, drm_invalid_op, DRM_AUTH),
  874. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, drm_invalid_op, DRM_AUTH),
  875. /* KMS */
  876. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  877. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  878. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  879. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  880. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
  881. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
  882. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  883. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  884. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  885. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  886. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  887. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  888. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  889. DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  890. DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  891. };
  892. int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);