radeon_kfd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/fdtable.h>
  24. #include <linux/uaccess.h>
  25. #include <drm/drmP.h>
  26. #include "radeon.h"
  27. #include "cikd.h"
  28. #include "cik_reg.h"
  29. #include "radeon_kfd.h"
  30. #include "radeon_ucode.h"
  31. #include <linux/firmware.h>
  32. #include "cik_structs.h"
  33. #define CIK_PIPE_PER_MEC (4)
  34. static const uint32_t watchRegs[MAX_WATCH_ADDRESSES * ADDRESS_WATCH_REG_MAX] = {
  35. TCP_WATCH0_ADDR_H, TCP_WATCH0_ADDR_L, TCP_WATCH0_CNTL,
  36. TCP_WATCH1_ADDR_H, TCP_WATCH1_ADDR_L, TCP_WATCH1_CNTL,
  37. TCP_WATCH2_ADDR_H, TCP_WATCH2_ADDR_L, TCP_WATCH2_CNTL,
  38. TCP_WATCH3_ADDR_H, TCP_WATCH3_ADDR_L, TCP_WATCH3_CNTL
  39. };
  40. struct kgd_mem {
  41. struct radeon_bo *bo;
  42. uint64_t gpu_addr;
  43. void *cpu_ptr;
  44. };
  45. static int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
  46. void **mem_obj, uint64_t *gpu_addr,
  47. void **cpu_ptr);
  48. static void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj);
  49. static uint64_t get_vmem_size(struct kgd_dev *kgd);
  50. static uint64_t get_gpu_clock_counter(struct kgd_dev *kgd);
  51. static uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd);
  52. static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type);
  53. /*
  54. * Register access functions
  55. */
  56. static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
  57. uint32_t sh_mem_config, uint32_t sh_mem_ape1_base,
  58. uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases);
  59. static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
  60. unsigned int vmid);
  61. static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
  62. uint32_t hpd_size, uint64_t hpd_gpu_addr);
  63. static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id);
  64. static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
  65. uint32_t queue_id, uint32_t __user *wptr);
  66. static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd);
  67. static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
  68. uint32_t pipe_id, uint32_t queue_id);
  69. static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type,
  70. unsigned int timeout, uint32_t pipe_id,
  71. uint32_t queue_id);
  72. static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd);
  73. static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
  74. unsigned int timeout);
  75. static int kgd_address_watch_disable(struct kgd_dev *kgd);
  76. static int kgd_address_watch_execute(struct kgd_dev *kgd,
  77. unsigned int watch_point_id,
  78. uint32_t cntl_val,
  79. uint32_t addr_hi,
  80. uint32_t addr_lo);
  81. static int kgd_wave_control_execute(struct kgd_dev *kgd,
  82. uint32_t gfx_index_val,
  83. uint32_t sq_cmd);
  84. static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
  85. unsigned int watch_point_id,
  86. unsigned int reg_offset);
  87. static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, uint8_t vmid);
  88. static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
  89. uint8_t vmid);
  90. static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid);
  91. static const struct kfd2kgd_calls kfd2kgd = {
  92. .init_gtt_mem_allocation = alloc_gtt_mem,
  93. .free_gtt_mem = free_gtt_mem,
  94. .get_vmem_size = get_vmem_size,
  95. .get_gpu_clock_counter = get_gpu_clock_counter,
  96. .get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz,
  97. .program_sh_mem_settings = kgd_program_sh_mem_settings,
  98. .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
  99. .init_pipeline = kgd_init_pipeline,
  100. .init_interrupts = kgd_init_interrupts,
  101. .hqd_load = kgd_hqd_load,
  102. .hqd_sdma_load = kgd_hqd_sdma_load,
  103. .hqd_is_occupied = kgd_hqd_is_occupied,
  104. .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
  105. .hqd_destroy = kgd_hqd_destroy,
  106. .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
  107. .address_watch_disable = kgd_address_watch_disable,
  108. .address_watch_execute = kgd_address_watch_execute,
  109. .wave_control_execute = kgd_wave_control_execute,
  110. .address_watch_get_offset = kgd_address_watch_get_offset,
  111. .get_atc_vmid_pasid_mapping_pasid = get_atc_vmid_pasid_mapping_pasid,
  112. .get_atc_vmid_pasid_mapping_valid = get_atc_vmid_pasid_mapping_valid,
  113. .write_vmid_invalidate_request = write_vmid_invalidate_request,
  114. .get_fw_version = get_fw_version
  115. };
  116. static const struct kgd2kfd_calls *kgd2kfd;
  117. int radeon_kfd_init(void)
  118. {
  119. int ret;
  120. #if defined(CONFIG_HSA_AMD_MODULE)
  121. int (*kgd2kfd_init_p)(unsigned, const struct kgd2kfd_calls**);
  122. kgd2kfd_init_p = symbol_request(kgd2kfd_init);
  123. if (kgd2kfd_init_p == NULL)
  124. return -ENOENT;
  125. ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
  126. if (ret) {
  127. symbol_put(kgd2kfd_init);
  128. kgd2kfd = NULL;
  129. }
  130. #elif defined(CONFIG_HSA_AMD)
  131. ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
  132. if (ret)
  133. kgd2kfd = NULL;
  134. #else
  135. ret = -ENOENT;
  136. #endif
  137. return ret;
  138. }
  139. void radeon_kfd_fini(void)
  140. {
  141. if (kgd2kfd) {
  142. kgd2kfd->exit();
  143. symbol_put(kgd2kfd_init);
  144. }
  145. }
  146. void radeon_kfd_device_probe(struct radeon_device *rdev)
  147. {
  148. if (kgd2kfd)
  149. rdev->kfd = kgd2kfd->probe((struct kgd_dev *)rdev,
  150. rdev->pdev, &kfd2kgd);
  151. }
  152. void radeon_kfd_device_init(struct radeon_device *rdev)
  153. {
  154. if (rdev->kfd) {
  155. struct kgd2kfd_shared_resources gpu_resources = {
  156. .compute_vmid_bitmap = 0xFF00,
  157. .first_compute_pipe = 1,
  158. .compute_pipe_count = 4 - 1,
  159. };
  160. radeon_doorbell_get_kfd_info(rdev,
  161. &gpu_resources.doorbell_physical_address,
  162. &gpu_resources.doorbell_aperture_size,
  163. &gpu_resources.doorbell_start_offset);
  164. kgd2kfd->device_init(rdev->kfd, &gpu_resources);
  165. }
  166. }
  167. void radeon_kfd_device_fini(struct radeon_device *rdev)
  168. {
  169. if (rdev->kfd) {
  170. kgd2kfd->device_exit(rdev->kfd);
  171. rdev->kfd = NULL;
  172. }
  173. }
  174. void radeon_kfd_interrupt(struct radeon_device *rdev, const void *ih_ring_entry)
  175. {
  176. if (rdev->kfd)
  177. kgd2kfd->interrupt(rdev->kfd, ih_ring_entry);
  178. }
  179. void radeon_kfd_suspend(struct radeon_device *rdev)
  180. {
  181. if (rdev->kfd)
  182. kgd2kfd->suspend(rdev->kfd);
  183. }
  184. int radeon_kfd_resume(struct radeon_device *rdev)
  185. {
  186. int r = 0;
  187. if (rdev->kfd)
  188. r = kgd2kfd->resume(rdev->kfd);
  189. return r;
  190. }
  191. static int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
  192. void **mem_obj, uint64_t *gpu_addr,
  193. void **cpu_ptr)
  194. {
  195. struct radeon_device *rdev = (struct radeon_device *)kgd;
  196. struct kgd_mem **mem = (struct kgd_mem **) mem_obj;
  197. int r;
  198. BUG_ON(kgd == NULL);
  199. BUG_ON(gpu_addr == NULL);
  200. BUG_ON(cpu_ptr == NULL);
  201. *mem = kmalloc(sizeof(struct kgd_mem), GFP_KERNEL);
  202. if ((*mem) == NULL)
  203. return -ENOMEM;
  204. r = radeon_bo_create(rdev, size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_GTT,
  205. RADEON_GEM_GTT_WC, NULL, NULL, &(*mem)->bo);
  206. if (r) {
  207. dev_err(rdev->dev,
  208. "failed to allocate BO for amdkfd (%d)\n", r);
  209. return r;
  210. }
  211. /* map the buffer */
  212. r = radeon_bo_reserve((*mem)->bo, true);
  213. if (r) {
  214. dev_err(rdev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
  215. goto allocate_mem_reserve_bo_failed;
  216. }
  217. r = radeon_bo_pin((*mem)->bo, RADEON_GEM_DOMAIN_GTT,
  218. &(*mem)->gpu_addr);
  219. if (r) {
  220. dev_err(rdev->dev, "(%d) failed to pin bo for amdkfd\n", r);
  221. goto allocate_mem_pin_bo_failed;
  222. }
  223. *gpu_addr = (*mem)->gpu_addr;
  224. r = radeon_bo_kmap((*mem)->bo, &(*mem)->cpu_ptr);
  225. if (r) {
  226. dev_err(rdev->dev,
  227. "(%d) failed to map bo to kernel for amdkfd\n", r);
  228. goto allocate_mem_kmap_bo_failed;
  229. }
  230. *cpu_ptr = (*mem)->cpu_ptr;
  231. radeon_bo_unreserve((*mem)->bo);
  232. return 0;
  233. allocate_mem_kmap_bo_failed:
  234. radeon_bo_unpin((*mem)->bo);
  235. allocate_mem_pin_bo_failed:
  236. radeon_bo_unreserve((*mem)->bo);
  237. allocate_mem_reserve_bo_failed:
  238. radeon_bo_unref(&(*mem)->bo);
  239. return r;
  240. }
  241. static void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
  242. {
  243. struct kgd_mem *mem = (struct kgd_mem *) mem_obj;
  244. BUG_ON(mem == NULL);
  245. radeon_bo_reserve(mem->bo, true);
  246. radeon_bo_kunmap(mem->bo);
  247. radeon_bo_unpin(mem->bo);
  248. radeon_bo_unreserve(mem->bo);
  249. radeon_bo_unref(&(mem->bo));
  250. kfree(mem);
  251. }
  252. static uint64_t get_vmem_size(struct kgd_dev *kgd)
  253. {
  254. struct radeon_device *rdev = (struct radeon_device *)kgd;
  255. BUG_ON(kgd == NULL);
  256. return rdev->mc.real_vram_size;
  257. }
  258. static uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
  259. {
  260. struct radeon_device *rdev = (struct radeon_device *)kgd;
  261. return rdev->asic->get_gpu_clock_counter(rdev);
  262. }
  263. static uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
  264. {
  265. struct radeon_device *rdev = (struct radeon_device *)kgd;
  266. /* The sclk is in quantas of 10kHz */
  267. return rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk / 100;
  268. }
  269. static inline struct radeon_device *get_radeon_device(struct kgd_dev *kgd)
  270. {
  271. return (struct radeon_device *)kgd;
  272. }
  273. static void write_register(struct kgd_dev *kgd, uint32_t offset, uint32_t value)
  274. {
  275. struct radeon_device *rdev = get_radeon_device(kgd);
  276. writel(value, (void __iomem *)(rdev->rmmio + offset));
  277. }
  278. static uint32_t read_register(struct kgd_dev *kgd, uint32_t offset)
  279. {
  280. struct radeon_device *rdev = get_radeon_device(kgd);
  281. return readl((void __iomem *)(rdev->rmmio + offset));
  282. }
  283. static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe,
  284. uint32_t queue, uint32_t vmid)
  285. {
  286. struct radeon_device *rdev = get_radeon_device(kgd);
  287. uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
  288. mutex_lock(&rdev->srbm_mutex);
  289. write_register(kgd, SRBM_GFX_CNTL, value);
  290. }
  291. static void unlock_srbm(struct kgd_dev *kgd)
  292. {
  293. struct radeon_device *rdev = get_radeon_device(kgd);
  294. write_register(kgd, SRBM_GFX_CNTL, 0);
  295. mutex_unlock(&rdev->srbm_mutex);
  296. }
  297. static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id,
  298. uint32_t queue_id)
  299. {
  300. uint32_t mec = (++pipe_id / CIK_PIPE_PER_MEC) + 1;
  301. uint32_t pipe = (pipe_id % CIK_PIPE_PER_MEC);
  302. lock_srbm(kgd, mec, pipe, queue_id, 0);
  303. }
  304. static void release_queue(struct kgd_dev *kgd)
  305. {
  306. unlock_srbm(kgd);
  307. }
  308. static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
  309. uint32_t sh_mem_config,
  310. uint32_t sh_mem_ape1_base,
  311. uint32_t sh_mem_ape1_limit,
  312. uint32_t sh_mem_bases)
  313. {
  314. lock_srbm(kgd, 0, 0, 0, vmid);
  315. write_register(kgd, SH_MEM_CONFIG, sh_mem_config);
  316. write_register(kgd, SH_MEM_APE1_BASE, sh_mem_ape1_base);
  317. write_register(kgd, SH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
  318. write_register(kgd, SH_MEM_BASES, sh_mem_bases);
  319. unlock_srbm(kgd);
  320. }
  321. static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
  322. unsigned int vmid)
  323. {
  324. /*
  325. * We have to assume that there is no outstanding mapping.
  326. * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0
  327. * because a mapping is in progress or because a mapping finished and
  328. * the SW cleared it.
  329. * So the protocol is to always wait & clear.
  330. */
  331. uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
  332. ATC_VMID_PASID_MAPPING_VALID_MASK;
  333. write_register(kgd, ATC_VMID0_PASID_MAPPING + vmid*sizeof(uint32_t),
  334. pasid_mapping);
  335. while (!(read_register(kgd, ATC_VMID_PASID_MAPPING_UPDATE_STATUS) &
  336. (1U << vmid)))
  337. cpu_relax();
  338. write_register(kgd, ATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
  339. /* Mapping vmid to pasid also for IH block */
  340. write_register(kgd, IH_VMID_0_LUT + vmid * sizeof(uint32_t),
  341. pasid_mapping);
  342. return 0;
  343. }
  344. static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
  345. uint32_t hpd_size, uint64_t hpd_gpu_addr)
  346. {
  347. uint32_t mec = (pipe_id / CIK_PIPE_PER_MEC) + 1;
  348. uint32_t pipe = (pipe_id % CIK_PIPE_PER_MEC);
  349. lock_srbm(kgd, mec, pipe, 0, 0);
  350. write_register(kgd, CP_HPD_EOP_BASE_ADDR,
  351. lower_32_bits(hpd_gpu_addr >> 8));
  352. write_register(kgd, CP_HPD_EOP_BASE_ADDR_HI,
  353. upper_32_bits(hpd_gpu_addr >> 8));
  354. write_register(kgd, CP_HPD_EOP_VMID, 0);
  355. write_register(kgd, CP_HPD_EOP_CONTROL, hpd_size);
  356. unlock_srbm(kgd);
  357. return 0;
  358. }
  359. static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id)
  360. {
  361. uint32_t mec;
  362. uint32_t pipe;
  363. mec = (pipe_id / CIK_PIPE_PER_MEC) + 1;
  364. pipe = (pipe_id % CIK_PIPE_PER_MEC);
  365. lock_srbm(kgd, mec, pipe, 0, 0);
  366. write_register(kgd, CPC_INT_CNTL,
  367. TIME_STAMP_INT_ENABLE | OPCODE_ERROR_INT_ENABLE);
  368. unlock_srbm(kgd);
  369. return 0;
  370. }
  371. static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m)
  372. {
  373. uint32_t retval;
  374. retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET +
  375. m->sdma_queue_id * KFD_CIK_SDMA_QUEUE_OFFSET;
  376. pr_debug("kfd: sdma base address: 0x%x\n", retval);
  377. return retval;
  378. }
  379. static inline struct cik_mqd *get_mqd(void *mqd)
  380. {
  381. return (struct cik_mqd *)mqd;
  382. }
  383. static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd)
  384. {
  385. return (struct cik_sdma_rlc_registers *)mqd;
  386. }
  387. static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
  388. uint32_t queue_id, uint32_t __user *wptr)
  389. {
  390. uint32_t wptr_shadow, is_wptr_shadow_valid;
  391. struct cik_mqd *m;
  392. m = get_mqd(mqd);
  393. is_wptr_shadow_valid = !get_user(wptr_shadow, wptr);
  394. acquire_queue(kgd, pipe_id, queue_id);
  395. write_register(kgd, CP_MQD_BASE_ADDR, m->cp_mqd_base_addr_lo);
  396. write_register(kgd, CP_MQD_BASE_ADDR_HI, m->cp_mqd_base_addr_hi);
  397. write_register(kgd, CP_MQD_CONTROL, m->cp_mqd_control);
  398. write_register(kgd, CP_HQD_PQ_BASE, m->cp_hqd_pq_base_lo);
  399. write_register(kgd, CP_HQD_PQ_BASE_HI, m->cp_hqd_pq_base_hi);
  400. write_register(kgd, CP_HQD_PQ_CONTROL, m->cp_hqd_pq_control);
  401. write_register(kgd, CP_HQD_IB_CONTROL, m->cp_hqd_ib_control);
  402. write_register(kgd, CP_HQD_IB_BASE_ADDR, m->cp_hqd_ib_base_addr_lo);
  403. write_register(kgd, CP_HQD_IB_BASE_ADDR_HI, m->cp_hqd_ib_base_addr_hi);
  404. write_register(kgd, CP_HQD_IB_RPTR, m->cp_hqd_ib_rptr);
  405. write_register(kgd, CP_HQD_PERSISTENT_STATE,
  406. m->cp_hqd_persistent_state);
  407. write_register(kgd, CP_HQD_SEMA_CMD, m->cp_hqd_sema_cmd);
  408. write_register(kgd, CP_HQD_MSG_TYPE, m->cp_hqd_msg_type);
  409. write_register(kgd, CP_HQD_ATOMIC0_PREOP_LO,
  410. m->cp_hqd_atomic0_preop_lo);
  411. write_register(kgd, CP_HQD_ATOMIC0_PREOP_HI,
  412. m->cp_hqd_atomic0_preop_hi);
  413. write_register(kgd, CP_HQD_ATOMIC1_PREOP_LO,
  414. m->cp_hqd_atomic1_preop_lo);
  415. write_register(kgd, CP_HQD_ATOMIC1_PREOP_HI,
  416. m->cp_hqd_atomic1_preop_hi);
  417. write_register(kgd, CP_HQD_PQ_RPTR_REPORT_ADDR,
  418. m->cp_hqd_pq_rptr_report_addr_lo);
  419. write_register(kgd, CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  420. m->cp_hqd_pq_rptr_report_addr_hi);
  421. write_register(kgd, CP_HQD_PQ_RPTR, m->cp_hqd_pq_rptr);
  422. write_register(kgd, CP_HQD_PQ_WPTR_POLL_ADDR,
  423. m->cp_hqd_pq_wptr_poll_addr_lo);
  424. write_register(kgd, CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  425. m->cp_hqd_pq_wptr_poll_addr_hi);
  426. write_register(kgd, CP_HQD_PQ_DOORBELL_CONTROL,
  427. m->cp_hqd_pq_doorbell_control);
  428. write_register(kgd, CP_HQD_VMID, m->cp_hqd_vmid);
  429. write_register(kgd, CP_HQD_QUANTUM, m->cp_hqd_quantum);
  430. write_register(kgd, CP_HQD_PIPE_PRIORITY, m->cp_hqd_pipe_priority);
  431. write_register(kgd, CP_HQD_QUEUE_PRIORITY, m->cp_hqd_queue_priority);
  432. write_register(kgd, CP_HQD_IQ_RPTR, m->cp_hqd_iq_rptr);
  433. if (is_wptr_shadow_valid)
  434. write_register(kgd, CP_HQD_PQ_WPTR, wptr_shadow);
  435. write_register(kgd, CP_HQD_ACTIVE, m->cp_hqd_active);
  436. release_queue(kgd);
  437. return 0;
  438. }
  439. static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd)
  440. {
  441. struct cik_sdma_rlc_registers *m;
  442. uint32_t sdma_base_addr;
  443. m = get_sdma_mqd(mqd);
  444. sdma_base_addr = get_sdma_base_addr(m);
  445. write_register(kgd,
  446. sdma_base_addr + SDMA0_RLC0_VIRTUAL_ADDR,
  447. m->sdma_rlc_virtual_addr);
  448. write_register(kgd,
  449. sdma_base_addr + SDMA0_RLC0_RB_BASE,
  450. m->sdma_rlc_rb_base);
  451. write_register(kgd,
  452. sdma_base_addr + SDMA0_RLC0_RB_BASE_HI,
  453. m->sdma_rlc_rb_base_hi);
  454. write_register(kgd,
  455. sdma_base_addr + SDMA0_RLC0_RB_RPTR_ADDR_LO,
  456. m->sdma_rlc_rb_rptr_addr_lo);
  457. write_register(kgd,
  458. sdma_base_addr + SDMA0_RLC0_RB_RPTR_ADDR_HI,
  459. m->sdma_rlc_rb_rptr_addr_hi);
  460. write_register(kgd,
  461. sdma_base_addr + SDMA0_RLC0_DOORBELL,
  462. m->sdma_rlc_doorbell);
  463. write_register(kgd,
  464. sdma_base_addr + SDMA0_RLC0_RB_CNTL,
  465. m->sdma_rlc_rb_cntl);
  466. return 0;
  467. }
  468. static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
  469. uint32_t pipe_id, uint32_t queue_id)
  470. {
  471. uint32_t act;
  472. bool retval = false;
  473. uint32_t low, high;
  474. acquire_queue(kgd, pipe_id, queue_id);
  475. act = read_register(kgd, CP_HQD_ACTIVE);
  476. if (act) {
  477. low = lower_32_bits(queue_address >> 8);
  478. high = upper_32_bits(queue_address >> 8);
  479. if (low == read_register(kgd, CP_HQD_PQ_BASE) &&
  480. high == read_register(kgd, CP_HQD_PQ_BASE_HI))
  481. retval = true;
  482. }
  483. release_queue(kgd);
  484. return retval;
  485. }
  486. static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
  487. {
  488. struct cik_sdma_rlc_registers *m;
  489. uint32_t sdma_base_addr;
  490. uint32_t sdma_rlc_rb_cntl;
  491. m = get_sdma_mqd(mqd);
  492. sdma_base_addr = get_sdma_base_addr(m);
  493. sdma_rlc_rb_cntl = read_register(kgd,
  494. sdma_base_addr + SDMA0_RLC0_RB_CNTL);
  495. if (sdma_rlc_rb_cntl & SDMA_RB_ENABLE)
  496. return true;
  497. return false;
  498. }
  499. static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type,
  500. unsigned int timeout, uint32_t pipe_id,
  501. uint32_t queue_id)
  502. {
  503. uint32_t temp;
  504. acquire_queue(kgd, pipe_id, queue_id);
  505. write_register(kgd, CP_HQD_PQ_DOORBELL_CONTROL, 0);
  506. write_register(kgd, CP_HQD_DEQUEUE_REQUEST, reset_type);
  507. while (true) {
  508. temp = read_register(kgd, CP_HQD_ACTIVE);
  509. if (temp & 0x1)
  510. break;
  511. if (timeout == 0) {
  512. pr_err("kfd: cp queue preemption time out (%dms)\n",
  513. temp);
  514. release_queue(kgd);
  515. return -ETIME;
  516. }
  517. msleep(20);
  518. timeout -= 20;
  519. }
  520. release_queue(kgd);
  521. return 0;
  522. }
  523. static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
  524. unsigned int timeout)
  525. {
  526. struct cik_sdma_rlc_registers *m;
  527. uint32_t sdma_base_addr;
  528. uint32_t temp;
  529. m = get_sdma_mqd(mqd);
  530. sdma_base_addr = get_sdma_base_addr(m);
  531. temp = read_register(kgd, sdma_base_addr + SDMA0_RLC0_RB_CNTL);
  532. temp = temp & ~SDMA_RB_ENABLE;
  533. write_register(kgd, sdma_base_addr + SDMA0_RLC0_RB_CNTL, temp);
  534. while (true) {
  535. temp = read_register(kgd, sdma_base_addr +
  536. SDMA0_RLC0_CONTEXT_STATUS);
  537. if (temp & SDMA_RLC_IDLE)
  538. break;
  539. if (timeout == 0)
  540. return -ETIME;
  541. msleep(20);
  542. timeout -= 20;
  543. }
  544. write_register(kgd, sdma_base_addr + SDMA0_RLC0_DOORBELL, 0);
  545. write_register(kgd, sdma_base_addr + SDMA0_RLC0_RB_RPTR, 0);
  546. write_register(kgd, sdma_base_addr + SDMA0_RLC0_RB_WPTR, 0);
  547. write_register(kgd, sdma_base_addr + SDMA0_RLC0_RB_BASE, 0);
  548. return 0;
  549. }
  550. static int kgd_address_watch_disable(struct kgd_dev *kgd)
  551. {
  552. union TCP_WATCH_CNTL_BITS cntl;
  553. unsigned int i;
  554. cntl.u32All = 0;
  555. cntl.bitfields.valid = 0;
  556. cntl.bitfields.mask = ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK;
  557. cntl.bitfields.atc = 1;
  558. /* Turning off this address until we set all the registers */
  559. for (i = 0; i < MAX_WATCH_ADDRESSES; i++)
  560. write_register(kgd,
  561. watchRegs[i * ADDRESS_WATCH_REG_MAX +
  562. ADDRESS_WATCH_REG_CNTL],
  563. cntl.u32All);
  564. return 0;
  565. }
  566. static int kgd_address_watch_execute(struct kgd_dev *kgd,
  567. unsigned int watch_point_id,
  568. uint32_t cntl_val,
  569. uint32_t addr_hi,
  570. uint32_t addr_lo)
  571. {
  572. union TCP_WATCH_CNTL_BITS cntl;
  573. cntl.u32All = cntl_val;
  574. /* Turning off this watch point until we set all the registers */
  575. cntl.bitfields.valid = 0;
  576. write_register(kgd,
  577. watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
  578. ADDRESS_WATCH_REG_CNTL],
  579. cntl.u32All);
  580. write_register(kgd,
  581. watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
  582. ADDRESS_WATCH_REG_ADDR_HI],
  583. addr_hi);
  584. write_register(kgd,
  585. watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
  586. ADDRESS_WATCH_REG_ADDR_LO],
  587. addr_lo);
  588. /* Enable the watch point */
  589. cntl.bitfields.valid = 1;
  590. write_register(kgd,
  591. watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
  592. ADDRESS_WATCH_REG_CNTL],
  593. cntl.u32All);
  594. return 0;
  595. }
  596. static int kgd_wave_control_execute(struct kgd_dev *kgd,
  597. uint32_t gfx_index_val,
  598. uint32_t sq_cmd)
  599. {
  600. struct radeon_device *rdev = get_radeon_device(kgd);
  601. uint32_t data;
  602. mutex_lock(&rdev->grbm_idx_mutex);
  603. write_register(kgd, GRBM_GFX_INDEX, gfx_index_val);
  604. write_register(kgd, SQ_CMD, sq_cmd);
  605. /* Restore the GRBM_GFX_INDEX register */
  606. data = INSTANCE_BROADCAST_WRITES | SH_BROADCAST_WRITES |
  607. SE_BROADCAST_WRITES;
  608. write_register(kgd, GRBM_GFX_INDEX, data);
  609. mutex_unlock(&rdev->grbm_idx_mutex);
  610. return 0;
  611. }
  612. static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
  613. unsigned int watch_point_id,
  614. unsigned int reg_offset)
  615. {
  616. return watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + reg_offset];
  617. }
  618. static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, uint8_t vmid)
  619. {
  620. uint32_t reg;
  621. struct radeon_device *rdev = (struct radeon_device *) kgd;
  622. reg = RREG32(ATC_VMID0_PASID_MAPPING + vmid*4);
  623. return reg & ATC_VMID_PASID_MAPPING_VALID_MASK;
  624. }
  625. static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
  626. uint8_t vmid)
  627. {
  628. uint32_t reg;
  629. struct radeon_device *rdev = (struct radeon_device *) kgd;
  630. reg = RREG32(ATC_VMID0_PASID_MAPPING + vmid*4);
  631. return reg & ATC_VMID_PASID_MAPPING_PASID_MASK;
  632. }
  633. static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid)
  634. {
  635. struct radeon_device *rdev = (struct radeon_device *) kgd;
  636. return WREG32(VM_INVALIDATE_REQUEST, 1 << vmid);
  637. }
  638. static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type)
  639. {
  640. struct radeon_device *rdev = (struct radeon_device *) kgd;
  641. const union radeon_firmware_header *hdr;
  642. BUG_ON(kgd == NULL || rdev->mec_fw == NULL);
  643. switch (type) {
  644. case KGD_ENGINE_PFP:
  645. hdr = (const union radeon_firmware_header *) rdev->pfp_fw->data;
  646. break;
  647. case KGD_ENGINE_ME:
  648. hdr = (const union radeon_firmware_header *) rdev->me_fw->data;
  649. break;
  650. case KGD_ENGINE_CE:
  651. hdr = (const union radeon_firmware_header *) rdev->ce_fw->data;
  652. break;
  653. case KGD_ENGINE_MEC1:
  654. hdr = (const union radeon_firmware_header *) rdev->mec_fw->data;
  655. break;
  656. case KGD_ENGINE_MEC2:
  657. hdr = (const union radeon_firmware_header *)
  658. rdev->mec2_fw->data;
  659. break;
  660. case KGD_ENGINE_RLC:
  661. hdr = (const union radeon_firmware_header *) rdev->rlc_fw->data;
  662. break;
  663. case KGD_ENGINE_SDMA1:
  664. case KGD_ENGINE_SDMA2:
  665. hdr = (const union radeon_firmware_header *)
  666. rdev->sdma_fw->data;
  667. break;
  668. default:
  669. return 0;
  670. }
  671. if (hdr == NULL)
  672. return 0;
  673. /* Only 12 bit in use*/
  674. return hdr->common.ucode_version;
  675. }