radeon_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /**
  2. * \file radeon_drv.c
  3. * ATI Radeon driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_drv.h"
  33. #include <drm/drm_pciids.h>
  34. #include <linux/console.h>
  35. #include <linux/module.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/vga_switcheroo.h>
  38. #include <drm/drm_gem.h>
  39. #include <drm/drm_fb_helper.h>
  40. #include "drm_crtc_helper.h"
  41. #include "radeon_kfd.h"
  42. /*
  43. * KMS wrapper.
  44. * - 2.0.0 - initial interface
  45. * - 2.1.0 - add square tiling interface
  46. * - 2.2.0 - add r6xx/r7xx const buffer support
  47. * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
  48. * - 2.4.0 - add crtc id query
  49. * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
  50. * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
  51. * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
  52. * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
  53. * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
  54. * 2.10.0 - fusion 2D tiling
  55. * 2.11.0 - backend map, initial compute support for the CS checker
  56. * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
  57. * 2.13.0 - virtual memory support, streamout
  58. * 2.14.0 - add evergreen tiling informations
  59. * 2.15.0 - add max_pipes query
  60. * 2.16.0 - fix evergreen 2D tiled surface calculation
  61. * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
  62. * 2.18.0 - r600-eg: allow "invalid" DB formats
  63. * 2.19.0 - r600-eg: MSAA textures
  64. * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
  65. * 2.21.0 - r600-r700: FMASK and CMASK
  66. * 2.22.0 - r600 only: RESOLVE_BOX allowed
  67. * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
  68. * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
  69. * 2.25.0 - eg+: new info request for num SE and num SH
  70. * 2.26.0 - r600-eg: fix htile size computation
  71. * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
  72. * 2.28.0 - r600-eg: Add MEM_WRITE packet support
  73. * 2.29.0 - R500 FP16 color clear registers
  74. * 2.30.0 - fix for FMASK texturing
  75. * 2.31.0 - Add fastfb support for rs690
  76. * 2.32.0 - new info request for rings working
  77. * 2.33.0 - Add SI tiling mode array query
  78. * 2.34.0 - Add CIK tiling mode array query
  79. * 2.35.0 - Add CIK macrotile mode array query
  80. * 2.36.0 - Fix CIK DCE tiling setup
  81. * 2.37.0 - allow GS ring setup on r6xx/r7xx
  82. * 2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
  83. * CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
  84. * 2.39.0 - Add INFO query for number of active CUs
  85. * 2.40.0 - Add RADEON_GEM_GTT_WC/UC, flush HDP cache before submitting
  86. * CS to GPU on >= r600
  87. * 2.41.0 - evergreen/cayman: Add SET_BASE/DRAW_INDIRECT command parsing support
  88. * 2.42.0 - Add VCE/VUI (Video Usability Information) support
  89. * 2.43.0 - RADEON_INFO_GPU_RESET_COUNTER
  90. * 2.44.0 - SET_APPEND_CNT packet3 support
  91. * 2.45.0 - Allow setting shader registers using DMA/COPY packet3 on SI
  92. * 2.46.0 - Add PFP_SYNC_ME support on evergreen
  93. * 2.47.0 - Add UVD_NO_OP register support
  94. * 2.48.0 - TA_CS_BC_BASE_ADDR allowed on SI
  95. * 2.49.0 - DRM_RADEON_GEM_INFO ioctl returns correct vram_size/visible values
  96. */
  97. #define KMS_DRIVER_MAJOR 2
  98. #define KMS_DRIVER_MINOR 49
  99. #define KMS_DRIVER_PATCHLEVEL 0
  100. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
  101. int radeon_driver_unload_kms(struct drm_device *dev);
  102. void radeon_driver_lastclose_kms(struct drm_device *dev);
  103. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  104. void radeon_driver_postclose_kms(struct drm_device *dev,
  105. struct drm_file *file_priv);
  106. void radeon_driver_preclose_kms(struct drm_device *dev,
  107. struct drm_file *file_priv);
  108. int radeon_suspend_kms(struct drm_device *dev, bool suspend,
  109. bool fbcon, bool freeze);
  110. int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  111. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  112. int radeon_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  113. void radeon_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  114. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  115. int *max_error,
  116. struct timeval *vblank_time,
  117. unsigned flags);
  118. void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
  119. int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
  120. void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
  121. irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
  122. void radeon_gem_object_free(struct drm_gem_object *obj);
  123. int radeon_gem_object_open(struct drm_gem_object *obj,
  124. struct drm_file *file_priv);
  125. void radeon_gem_object_close(struct drm_gem_object *obj,
  126. struct drm_file *file_priv);
  127. struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
  128. struct drm_gem_object *gobj,
  129. int flags);
  130. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int crtc,
  131. unsigned int flags, int *vpos, int *hpos,
  132. ktime_t *stime, ktime_t *etime,
  133. const struct drm_display_mode *mode);
  134. extern bool radeon_is_px(struct drm_device *dev);
  135. extern const struct drm_ioctl_desc radeon_ioctls_kms[];
  136. extern int radeon_max_kms_ioctl;
  137. int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
  138. int radeon_mode_dumb_mmap(struct drm_file *filp,
  139. struct drm_device *dev,
  140. uint32_t handle, uint64_t *offset_p);
  141. int radeon_mode_dumb_create(struct drm_file *file_priv,
  142. struct drm_device *dev,
  143. struct drm_mode_create_dumb *args);
  144. struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
  145. struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
  146. struct dma_buf_attachment *,
  147. struct sg_table *sg);
  148. int radeon_gem_prime_pin(struct drm_gem_object *obj);
  149. void radeon_gem_prime_unpin(struct drm_gem_object *obj);
  150. struct reservation_object *radeon_gem_prime_res_obj(struct drm_gem_object *);
  151. void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
  152. void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  153. extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  154. unsigned long arg);
  155. /* atpx handler */
  156. #if defined(CONFIG_VGA_SWITCHEROO)
  157. void radeon_register_atpx_handler(void);
  158. void radeon_unregister_atpx_handler(void);
  159. bool radeon_has_atpx_dgpu_power_cntl(void);
  160. bool radeon_is_atpx_hybrid(void);
  161. #else
  162. static inline void radeon_register_atpx_handler(void) {}
  163. static inline void radeon_unregister_atpx_handler(void) {}
  164. static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
  165. static inline bool radeon_is_atpx_hybrid(void) { return false; }
  166. #endif
  167. int radeon_no_wb;
  168. int radeon_modeset = -1;
  169. int radeon_dynclks = -1;
  170. int radeon_r4xx_atom = 0;
  171. int radeon_agpmode = 0;
  172. int radeon_vram_limit = 0;
  173. int radeon_gart_size = -1; /* auto */
  174. int radeon_benchmarking = 0;
  175. int radeon_testing = 0;
  176. int radeon_connector_table = 0;
  177. int radeon_tv = 1;
  178. int radeon_audio = -1;
  179. int radeon_disp_priority = 0;
  180. int radeon_hw_i2c = 0;
  181. int radeon_pcie_gen2 = -1;
  182. int radeon_msi = -1;
  183. int radeon_lockup_timeout = 10000;
  184. int radeon_fastfb = 0;
  185. int radeon_dpm = -1;
  186. int radeon_aspm = -1;
  187. int radeon_runtime_pm = -1;
  188. int radeon_hard_reset = 0;
  189. int radeon_vm_size = 8;
  190. int radeon_vm_block_size = -1;
  191. int radeon_deep_color = 0;
  192. int radeon_use_pflipirq = 2;
  193. int radeon_bapm = -1;
  194. int radeon_backlight = -1;
  195. int radeon_auxch = -1;
  196. int radeon_mst = 0;
  197. int radeon_uvd = 1;
  198. int radeon_vce = 1;
  199. MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
  200. module_param_named(no_wb, radeon_no_wb, int, 0444);
  201. MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
  202. module_param_named(modeset, radeon_modeset, int, 0400);
  203. MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
  204. module_param_named(dynclks, radeon_dynclks, int, 0444);
  205. MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
  206. module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
  207. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  208. module_param_named(vramlimit, radeon_vram_limit, int, 0600);
  209. MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
  210. module_param_named(agpmode, radeon_agpmode, int, 0444);
  211. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  212. module_param_named(gartsize, radeon_gart_size, int, 0600);
  213. MODULE_PARM_DESC(benchmark, "Run benchmark");
  214. module_param_named(benchmark, radeon_benchmarking, int, 0444);
  215. MODULE_PARM_DESC(test, "Run tests");
  216. module_param_named(test, radeon_testing, int, 0444);
  217. MODULE_PARM_DESC(connector_table, "Force connector table");
  218. module_param_named(connector_table, radeon_connector_table, int, 0444);
  219. MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
  220. module_param_named(tv, radeon_tv, int, 0444);
  221. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  222. module_param_named(audio, radeon_audio, int, 0444);
  223. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  224. module_param_named(disp_priority, radeon_disp_priority, int, 0444);
  225. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  226. module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
  227. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  228. module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
  229. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  230. module_param_named(msi, radeon_msi, int, 0444);
  231. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 10000 = 10 seconds, 0 = disable)");
  232. module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
  233. MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
  234. module_param_named(fastfb, radeon_fastfb, int, 0444);
  235. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  236. module_param_named(dpm, radeon_dpm, int, 0444);
  237. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  238. module_param_named(aspm, radeon_aspm, int, 0444);
  239. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  240. module_param_named(runpm, radeon_runtime_pm, int, 0444);
  241. MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
  242. module_param_named(hard_reset, radeon_hard_reset, int, 0444);
  243. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
  244. module_param_named(vm_size, radeon_vm_size, int, 0444);
  245. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  246. module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);
  247. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  248. module_param_named(deep_color, radeon_deep_color, int, 0444);
  249. MODULE_PARM_DESC(use_pflipirq, "Pflip irqs for pageflip completion (0 = disable, 1 = as fallback, 2 = exclusive (default))");
  250. module_param_named(use_pflipirq, radeon_use_pflipirq, int, 0444);
  251. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  252. module_param_named(bapm, radeon_bapm, int, 0444);
  253. MODULE_PARM_DESC(backlight, "backlight support (1 = enable, 0 = disable, -1 = auto)");
  254. module_param_named(backlight, radeon_backlight, int, 0444);
  255. MODULE_PARM_DESC(auxch, "Use native auxch experimental support (1 = enable, 0 = disable, -1 = auto)");
  256. module_param_named(auxch, radeon_auxch, int, 0444);
  257. MODULE_PARM_DESC(mst, "DisplayPort MST experimental support (1 = enable, 0 = disable)");
  258. module_param_named(mst, radeon_mst, int, 0444);
  259. MODULE_PARM_DESC(uvd, "uvd enable/disable uvd support (1 = enable, 0 = disable)");
  260. module_param_named(uvd, radeon_uvd, int, 0444);
  261. MODULE_PARM_DESC(vce, "vce enable/disable vce support (1 = enable, 0 = disable)");
  262. module_param_named(vce, radeon_vce, int, 0444);
  263. static struct pci_device_id pciidlist[] = {
  264. radeon_PCI_IDS
  265. };
  266. MODULE_DEVICE_TABLE(pci, pciidlist);
  267. static struct drm_driver kms_driver;
  268. bool radeon_device_is_virtual(void);
  269. static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
  270. {
  271. struct apertures_struct *ap;
  272. bool primary = false;
  273. ap = alloc_apertures(1);
  274. if (!ap)
  275. return -ENOMEM;
  276. ap->ranges[0].base = pci_resource_start(pdev, 0);
  277. ap->ranges[0].size = pci_resource_len(pdev, 0);
  278. #ifdef CONFIG_X86
  279. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  280. #endif
  281. drm_fb_helper_remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
  282. kfree(ap);
  283. return 0;
  284. }
  285. static int radeon_pci_probe(struct pci_dev *pdev,
  286. const struct pci_device_id *ent)
  287. {
  288. int ret;
  289. /*
  290. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  291. * defer radeon probing
  292. */
  293. ret = radeon_kfd_init();
  294. if (ret == -EPROBE_DEFER)
  295. return ret;
  296. if (vga_switcheroo_client_probe_defer(pdev))
  297. return -EPROBE_DEFER;
  298. /* Get rid of things like offb */
  299. ret = radeon_kick_out_firmware_fb(pdev);
  300. if (ret)
  301. return ret;
  302. return drm_get_pci_dev(pdev, ent, &kms_driver);
  303. }
  304. static void
  305. radeon_pci_remove(struct pci_dev *pdev)
  306. {
  307. struct drm_device *dev = pci_get_drvdata(pdev);
  308. drm_put_dev(dev);
  309. }
  310. static void
  311. radeon_pci_shutdown(struct pci_dev *pdev)
  312. {
  313. /* if we are running in a VM, make sure the device
  314. * torn down properly on reboot/shutdown
  315. */
  316. if (radeon_device_is_virtual())
  317. radeon_pci_remove(pdev);
  318. }
  319. static int radeon_pmops_suspend(struct device *dev)
  320. {
  321. struct pci_dev *pdev = to_pci_dev(dev);
  322. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  323. return radeon_suspend_kms(drm_dev, true, true, false);
  324. }
  325. static int radeon_pmops_resume(struct device *dev)
  326. {
  327. struct pci_dev *pdev = to_pci_dev(dev);
  328. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  329. /* GPU comes up enabled by the bios on resume */
  330. if (radeon_is_px(drm_dev)) {
  331. pm_runtime_disable(dev);
  332. pm_runtime_set_active(dev);
  333. pm_runtime_enable(dev);
  334. }
  335. return radeon_resume_kms(drm_dev, true, true);
  336. }
  337. static int radeon_pmops_freeze(struct device *dev)
  338. {
  339. struct pci_dev *pdev = to_pci_dev(dev);
  340. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  341. return radeon_suspend_kms(drm_dev, false, true, true);
  342. }
  343. static int radeon_pmops_thaw(struct device *dev)
  344. {
  345. struct pci_dev *pdev = to_pci_dev(dev);
  346. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  347. return radeon_resume_kms(drm_dev, false, true);
  348. }
  349. static int radeon_pmops_runtime_suspend(struct device *dev)
  350. {
  351. struct pci_dev *pdev = to_pci_dev(dev);
  352. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  353. int ret;
  354. if (!radeon_is_px(drm_dev)) {
  355. pm_runtime_forbid(dev);
  356. return -EBUSY;
  357. }
  358. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  359. drm_kms_helper_poll_disable(drm_dev);
  360. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  361. ret = radeon_suspend_kms(drm_dev, false, false, false);
  362. pci_save_state(pdev);
  363. pci_disable_device(pdev);
  364. pci_ignore_hotplug(pdev);
  365. if (radeon_is_atpx_hybrid())
  366. pci_set_power_state(pdev, PCI_D3cold);
  367. else if (!radeon_has_atpx_dgpu_power_cntl())
  368. pci_set_power_state(pdev, PCI_D3hot);
  369. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  370. return 0;
  371. }
  372. static int radeon_pmops_runtime_resume(struct device *dev)
  373. {
  374. struct pci_dev *pdev = to_pci_dev(dev);
  375. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  376. int ret;
  377. if (!radeon_is_px(drm_dev))
  378. return -EINVAL;
  379. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  380. if (radeon_is_atpx_hybrid() ||
  381. !radeon_has_atpx_dgpu_power_cntl())
  382. pci_set_power_state(pdev, PCI_D0);
  383. pci_restore_state(pdev);
  384. ret = pci_enable_device(pdev);
  385. if (ret)
  386. return ret;
  387. pci_set_master(pdev);
  388. ret = radeon_resume_kms(drm_dev, false, false);
  389. drm_kms_helper_poll_enable(drm_dev);
  390. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  391. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  392. return 0;
  393. }
  394. static int radeon_pmops_runtime_idle(struct device *dev)
  395. {
  396. struct pci_dev *pdev = to_pci_dev(dev);
  397. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  398. struct drm_crtc *crtc;
  399. if (!radeon_is_px(drm_dev)) {
  400. pm_runtime_forbid(dev);
  401. return -EBUSY;
  402. }
  403. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  404. if (crtc->enabled) {
  405. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  406. return -EBUSY;
  407. }
  408. }
  409. pm_runtime_mark_last_busy(dev);
  410. pm_runtime_autosuspend(dev);
  411. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  412. return 1;
  413. }
  414. long radeon_drm_ioctl(struct file *filp,
  415. unsigned int cmd, unsigned long arg)
  416. {
  417. struct drm_file *file_priv = filp->private_data;
  418. struct drm_device *dev;
  419. long ret;
  420. dev = file_priv->minor->dev;
  421. ret = pm_runtime_get_sync(dev->dev);
  422. if (ret < 0)
  423. return ret;
  424. ret = drm_ioctl(filp, cmd, arg);
  425. pm_runtime_mark_last_busy(dev->dev);
  426. pm_runtime_put_autosuspend(dev->dev);
  427. return ret;
  428. }
  429. static const struct dev_pm_ops radeon_pm_ops = {
  430. .suspend = radeon_pmops_suspend,
  431. .resume = radeon_pmops_resume,
  432. .freeze = radeon_pmops_freeze,
  433. .thaw = radeon_pmops_thaw,
  434. .poweroff = radeon_pmops_freeze,
  435. .restore = radeon_pmops_resume,
  436. .runtime_suspend = radeon_pmops_runtime_suspend,
  437. .runtime_resume = radeon_pmops_runtime_resume,
  438. .runtime_idle = radeon_pmops_runtime_idle,
  439. };
  440. static const struct file_operations radeon_driver_kms_fops = {
  441. .owner = THIS_MODULE,
  442. .open = drm_open,
  443. .release = drm_release,
  444. .unlocked_ioctl = radeon_drm_ioctl,
  445. .mmap = radeon_mmap,
  446. .poll = drm_poll,
  447. .read = drm_read,
  448. #ifdef CONFIG_COMPAT
  449. .compat_ioctl = radeon_kms_compat_ioctl,
  450. #endif
  451. };
  452. static struct drm_driver kms_driver = {
  453. .driver_features =
  454. DRIVER_USE_AGP |
  455. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  456. DRIVER_PRIME | DRIVER_RENDER,
  457. .load = radeon_driver_load_kms,
  458. .open = radeon_driver_open_kms,
  459. .preclose = radeon_driver_preclose_kms,
  460. .postclose = radeon_driver_postclose_kms,
  461. .lastclose = radeon_driver_lastclose_kms,
  462. .set_busid = drm_pci_set_busid,
  463. .unload = radeon_driver_unload_kms,
  464. .get_vblank_counter = radeon_get_vblank_counter_kms,
  465. .enable_vblank = radeon_enable_vblank_kms,
  466. .disable_vblank = radeon_disable_vblank_kms,
  467. .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
  468. .get_scanout_position = radeon_get_crtc_scanoutpos,
  469. .irq_preinstall = radeon_driver_irq_preinstall_kms,
  470. .irq_postinstall = radeon_driver_irq_postinstall_kms,
  471. .irq_uninstall = radeon_driver_irq_uninstall_kms,
  472. .irq_handler = radeon_driver_irq_handler_kms,
  473. .ioctls = radeon_ioctls_kms,
  474. .gem_free_object_unlocked = radeon_gem_object_free,
  475. .gem_open_object = radeon_gem_object_open,
  476. .gem_close_object = radeon_gem_object_close,
  477. .dumb_create = radeon_mode_dumb_create,
  478. .dumb_map_offset = radeon_mode_dumb_mmap,
  479. .dumb_destroy = drm_gem_dumb_destroy,
  480. .fops = &radeon_driver_kms_fops,
  481. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  482. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  483. .gem_prime_export = radeon_gem_prime_export,
  484. .gem_prime_import = drm_gem_prime_import,
  485. .gem_prime_pin = radeon_gem_prime_pin,
  486. .gem_prime_unpin = radeon_gem_prime_unpin,
  487. .gem_prime_res_obj = radeon_gem_prime_res_obj,
  488. .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
  489. .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
  490. .gem_prime_vmap = radeon_gem_prime_vmap,
  491. .gem_prime_vunmap = radeon_gem_prime_vunmap,
  492. .name = DRIVER_NAME,
  493. .desc = DRIVER_DESC,
  494. .date = DRIVER_DATE,
  495. .major = KMS_DRIVER_MAJOR,
  496. .minor = KMS_DRIVER_MINOR,
  497. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  498. };
  499. static struct drm_driver *driver;
  500. static struct pci_driver *pdriver;
  501. static struct pci_driver radeon_kms_pci_driver = {
  502. .name = DRIVER_NAME,
  503. .id_table = pciidlist,
  504. .probe = radeon_pci_probe,
  505. .remove = radeon_pci_remove,
  506. .shutdown = radeon_pci_shutdown,
  507. .driver.pm = &radeon_pm_ops,
  508. };
  509. static int __init radeon_init(void)
  510. {
  511. if (vgacon_text_force() && radeon_modeset == -1) {
  512. DRM_INFO("VGACON disable radeon kernel modesetting.\n");
  513. radeon_modeset = 0;
  514. }
  515. /* set to modesetting by default if not nomodeset */
  516. if (radeon_modeset == -1)
  517. radeon_modeset = 1;
  518. if (radeon_modeset == 1) {
  519. DRM_INFO("radeon kernel modesetting enabled.\n");
  520. driver = &kms_driver;
  521. pdriver = &radeon_kms_pci_driver;
  522. driver->driver_features |= DRIVER_MODESET;
  523. driver->num_ioctls = radeon_max_kms_ioctl;
  524. radeon_register_atpx_handler();
  525. } else {
  526. DRM_ERROR("No UMS support in radeon module!\n");
  527. return -EINVAL;
  528. }
  529. /* let modprobe override vga console setting */
  530. return drm_pci_init(driver, pdriver);
  531. }
  532. static void __exit radeon_exit(void)
  533. {
  534. radeon_kfd_fini();
  535. drm_pci_exit(driver, pdriver);
  536. radeon_unregister_atpx_handler();
  537. }
  538. module_init(radeon_init);
  539. module_exit(radeon_exit);
  540. MODULE_AUTHOR(DRIVER_AUTHOR);
  541. MODULE_DESCRIPTION(DRIVER_DESC);
  542. MODULE_LICENSE("GPL and additional rights");