r600_dma.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "r600d.h"
  28. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev);
  29. /*
  30. * DMA
  31. * Starting with R600, the GPU has an asynchronous
  32. * DMA engine. The programming model is very similar
  33. * to the 3D engine (ring buffer, IBs, etc.), but the
  34. * DMA controller has it's own packet format that is
  35. * different form the PM4 format used by the 3D engine.
  36. * It supports copying data, writing embedded data,
  37. * solid fills, and a number of other things. It also
  38. * has support for tiling/detiling of buffers.
  39. */
  40. /**
  41. * r600_dma_get_rptr - get the current read pointer
  42. *
  43. * @rdev: radeon_device pointer
  44. * @ring: radeon ring pointer
  45. *
  46. * Get the current rptr from the hardware (r6xx+).
  47. */
  48. uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
  49. struct radeon_ring *ring)
  50. {
  51. u32 rptr;
  52. if (rdev->wb.enabled)
  53. rptr = rdev->wb.wb[ring->rptr_offs/4];
  54. else
  55. rptr = RREG32(DMA_RB_RPTR);
  56. return (rptr & 0x3fffc) >> 2;
  57. }
  58. /**
  59. * r600_dma_get_wptr - get the current write pointer
  60. *
  61. * @rdev: radeon_device pointer
  62. * @ring: radeon ring pointer
  63. *
  64. * Get the current wptr from the hardware (r6xx+).
  65. */
  66. uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
  67. struct radeon_ring *ring)
  68. {
  69. return (RREG32(DMA_RB_WPTR) & 0x3fffc) >> 2;
  70. }
  71. /**
  72. * r600_dma_set_wptr - commit the write pointer
  73. *
  74. * @rdev: radeon_device pointer
  75. * @ring: radeon ring pointer
  76. *
  77. * Write the wptr back to the hardware (r6xx+).
  78. */
  79. void r600_dma_set_wptr(struct radeon_device *rdev,
  80. struct radeon_ring *ring)
  81. {
  82. WREG32(DMA_RB_WPTR, (ring->wptr << 2) & 0x3fffc);
  83. }
  84. /**
  85. * r600_dma_stop - stop the async dma engine
  86. *
  87. * @rdev: radeon_device pointer
  88. *
  89. * Stop the async dma engine (r6xx-evergreen).
  90. */
  91. void r600_dma_stop(struct radeon_device *rdev)
  92. {
  93. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  94. if (rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX)
  95. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  96. rb_cntl &= ~DMA_RB_ENABLE;
  97. WREG32(DMA_RB_CNTL, rb_cntl);
  98. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  99. }
  100. /**
  101. * r600_dma_resume - setup and start the async dma engine
  102. *
  103. * @rdev: radeon_device pointer
  104. *
  105. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  106. * Returns 0 for success, error for failure.
  107. */
  108. int r600_dma_resume(struct radeon_device *rdev)
  109. {
  110. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  111. u32 rb_cntl, dma_cntl, ib_cntl;
  112. u32 rb_bufsz;
  113. int r;
  114. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  115. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  116. /* Set ring buffer size in dwords */
  117. rb_bufsz = order_base_2(ring->ring_size / 4);
  118. rb_cntl = rb_bufsz << 1;
  119. #ifdef __BIG_ENDIAN
  120. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  121. #endif
  122. WREG32(DMA_RB_CNTL, rb_cntl);
  123. /* Initialize the ring buffer's read and write pointers */
  124. WREG32(DMA_RB_RPTR, 0);
  125. WREG32(DMA_RB_WPTR, 0);
  126. /* set the wb address whether it's enabled or not */
  127. WREG32(DMA_RB_RPTR_ADDR_HI,
  128. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  129. WREG32(DMA_RB_RPTR_ADDR_LO,
  130. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  131. if (rdev->wb.enabled)
  132. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  133. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  134. /* enable DMA IBs */
  135. ib_cntl = DMA_IB_ENABLE;
  136. #ifdef __BIG_ENDIAN
  137. ib_cntl |= DMA_IB_SWAP_ENABLE;
  138. #endif
  139. WREG32(DMA_IB_CNTL, ib_cntl);
  140. dma_cntl = RREG32(DMA_CNTL);
  141. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  142. WREG32(DMA_CNTL, dma_cntl);
  143. if (rdev->family >= CHIP_RV770)
  144. WREG32(DMA_MODE, 1);
  145. ring->wptr = 0;
  146. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  147. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  148. ring->ready = true;
  149. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  150. if (r) {
  151. ring->ready = false;
  152. return r;
  153. }
  154. if (rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX)
  155. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  156. return 0;
  157. }
  158. /**
  159. * r600_dma_fini - tear down the async dma engine
  160. *
  161. * @rdev: radeon_device pointer
  162. *
  163. * Stop the async dma engine and free the ring (r6xx-evergreen).
  164. */
  165. void r600_dma_fini(struct radeon_device *rdev)
  166. {
  167. r600_dma_stop(rdev);
  168. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  169. }
  170. /**
  171. * r600_dma_is_lockup - Check if the DMA engine is locked up
  172. *
  173. * @rdev: radeon_device pointer
  174. * @ring: radeon_ring structure holding ring information
  175. *
  176. * Check if the async DMA engine is locked up.
  177. * Returns true if the engine appears to be locked up, false if not.
  178. */
  179. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  180. {
  181. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  182. if (!(reset_mask & RADEON_RESET_DMA)) {
  183. radeon_ring_lockup_update(rdev, ring);
  184. return false;
  185. }
  186. return radeon_ring_test_lockup(rdev, ring);
  187. }
  188. /**
  189. * r600_dma_ring_test - simple async dma engine test
  190. *
  191. * @rdev: radeon_device pointer
  192. * @ring: radeon_ring structure holding ring information
  193. *
  194. * Test the DMA engine by writing using it to write an
  195. * value to memory. (r6xx-SI).
  196. * Returns 0 for success, error for failure.
  197. */
  198. int r600_dma_ring_test(struct radeon_device *rdev,
  199. struct radeon_ring *ring)
  200. {
  201. unsigned i;
  202. int r;
  203. unsigned index;
  204. u32 tmp;
  205. u64 gpu_addr;
  206. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  207. index = R600_WB_DMA_RING_TEST_OFFSET;
  208. else
  209. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  210. gpu_addr = rdev->wb.gpu_addr + index;
  211. tmp = 0xCAFEDEAD;
  212. rdev->wb.wb[index/4] = cpu_to_le32(tmp);
  213. r = radeon_ring_lock(rdev, ring, 4);
  214. if (r) {
  215. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  216. return r;
  217. }
  218. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  219. radeon_ring_write(ring, lower_32_bits(gpu_addr));
  220. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
  221. radeon_ring_write(ring, 0xDEADBEEF);
  222. radeon_ring_unlock_commit(rdev, ring, false);
  223. for (i = 0; i < rdev->usec_timeout; i++) {
  224. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  225. if (tmp == 0xDEADBEEF)
  226. break;
  227. DRM_UDELAY(1);
  228. }
  229. if (i < rdev->usec_timeout) {
  230. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  231. } else {
  232. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  233. ring->idx, tmp);
  234. r = -EINVAL;
  235. }
  236. return r;
  237. }
  238. /**
  239. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  240. *
  241. * @rdev: radeon_device pointer
  242. * @fence: radeon fence object
  243. *
  244. * Add a DMA fence packet to the ring to write
  245. * the fence seq number and DMA trap packet to generate
  246. * an interrupt if needed (r6xx-r7xx).
  247. */
  248. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  249. struct radeon_fence *fence)
  250. {
  251. struct radeon_ring *ring = &rdev->ring[fence->ring];
  252. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  253. /* write the fence */
  254. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  255. radeon_ring_write(ring, addr & 0xfffffffc);
  256. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  257. radeon_ring_write(ring, lower_32_bits(fence->seq));
  258. /* generate an interrupt */
  259. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  260. }
  261. /**
  262. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  263. *
  264. * @rdev: radeon_device pointer
  265. * @ring: radeon_ring structure holding ring information
  266. * @semaphore: radeon semaphore object
  267. * @emit_wait: wait or signal semaphore
  268. *
  269. * Add a DMA semaphore packet to the ring wait on or signal
  270. * other rings (r6xx-SI).
  271. */
  272. bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  273. struct radeon_ring *ring,
  274. struct radeon_semaphore *semaphore,
  275. bool emit_wait)
  276. {
  277. u64 addr = semaphore->gpu_addr;
  278. u32 s = emit_wait ? 0 : 1;
  279. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  280. radeon_ring_write(ring, addr & 0xfffffffc);
  281. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  282. return true;
  283. }
  284. /**
  285. * r600_dma_ib_test - test an IB on the DMA engine
  286. *
  287. * @rdev: radeon_device pointer
  288. * @ring: radeon_ring structure holding ring information
  289. *
  290. * Test a simple IB in the DMA ring (r6xx-SI).
  291. * Returns 0 on success, error on failure.
  292. */
  293. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  294. {
  295. struct radeon_ib ib;
  296. unsigned i;
  297. unsigned index;
  298. int r;
  299. u32 tmp = 0;
  300. u64 gpu_addr;
  301. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  302. index = R600_WB_DMA_RING_TEST_OFFSET;
  303. else
  304. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  305. gpu_addr = rdev->wb.gpu_addr + index;
  306. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  307. if (r) {
  308. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  309. return r;
  310. }
  311. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  312. ib.ptr[1] = lower_32_bits(gpu_addr);
  313. ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
  314. ib.ptr[3] = 0xDEADBEEF;
  315. ib.length_dw = 4;
  316. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  317. if (r) {
  318. radeon_ib_free(rdev, &ib);
  319. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  320. return r;
  321. }
  322. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  323. RADEON_USEC_IB_TEST_TIMEOUT));
  324. if (r < 0) {
  325. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  326. return r;
  327. } else if (r == 0) {
  328. DRM_ERROR("radeon: fence wait timed out.\n");
  329. return -ETIMEDOUT;
  330. }
  331. r = 0;
  332. for (i = 0; i < rdev->usec_timeout; i++) {
  333. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  334. if (tmp == 0xDEADBEEF)
  335. break;
  336. DRM_UDELAY(1);
  337. }
  338. if (i < rdev->usec_timeout) {
  339. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  340. } else {
  341. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  342. r = -EINVAL;
  343. }
  344. radeon_ib_free(rdev, &ib);
  345. return r;
  346. }
  347. /**
  348. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  349. *
  350. * @rdev: radeon_device pointer
  351. * @ib: IB object to schedule
  352. *
  353. * Schedule an IB in the DMA ring (r6xx-r7xx).
  354. */
  355. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  356. {
  357. struct radeon_ring *ring = &rdev->ring[ib->ring];
  358. if (rdev->wb.enabled) {
  359. u32 next_rptr = ring->wptr + 4;
  360. while ((next_rptr & 7) != 5)
  361. next_rptr++;
  362. next_rptr += 3;
  363. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  364. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  365. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  366. radeon_ring_write(ring, next_rptr);
  367. }
  368. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  369. * Pad as necessary with NOPs.
  370. */
  371. while ((ring->wptr & 7) != 5)
  372. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  373. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  374. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  375. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  376. }
  377. /**
  378. * r600_copy_dma - copy pages using the DMA engine
  379. *
  380. * @rdev: radeon_device pointer
  381. * @src_offset: src GPU address
  382. * @dst_offset: dst GPU address
  383. * @num_gpu_pages: number of GPU pages to xfer
  384. * @resv: reservation object to sync to
  385. *
  386. * Copy GPU paging using the DMA engine (r6xx).
  387. * Used by the radeon ttm implementation to move pages if
  388. * registered as the asic copy callback.
  389. */
  390. struct radeon_fence *r600_copy_dma(struct radeon_device *rdev,
  391. uint64_t src_offset, uint64_t dst_offset,
  392. unsigned num_gpu_pages,
  393. struct reservation_object *resv)
  394. {
  395. struct radeon_fence *fence;
  396. struct radeon_sync sync;
  397. int ring_index = rdev->asic->copy.dma_ring_index;
  398. struct radeon_ring *ring = &rdev->ring[ring_index];
  399. u32 size_in_dw, cur_size_in_dw;
  400. int i, num_loops;
  401. int r = 0;
  402. radeon_sync_create(&sync);
  403. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  404. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  405. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  406. if (r) {
  407. DRM_ERROR("radeon: moving bo (%d).\n", r);
  408. radeon_sync_free(rdev, &sync, NULL);
  409. return ERR_PTR(r);
  410. }
  411. radeon_sync_resv(rdev, &sync, resv, false);
  412. radeon_sync_rings(rdev, &sync, ring->idx);
  413. for (i = 0; i < num_loops; i++) {
  414. cur_size_in_dw = size_in_dw;
  415. if (cur_size_in_dw > 0xFFFE)
  416. cur_size_in_dw = 0xFFFE;
  417. size_in_dw -= cur_size_in_dw;
  418. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  419. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  420. radeon_ring_write(ring, src_offset & 0xfffffffc);
  421. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  422. (upper_32_bits(src_offset) & 0xff)));
  423. src_offset += cur_size_in_dw * 4;
  424. dst_offset += cur_size_in_dw * 4;
  425. }
  426. r = radeon_fence_emit(rdev, &fence, ring->idx);
  427. if (r) {
  428. radeon_ring_unlock_undo(rdev, ring);
  429. radeon_sync_free(rdev, &sync, NULL);
  430. return ERR_PTR(r);
  431. }
  432. radeon_ring_unlock_commit(rdev, ring, false);
  433. radeon_sync_free(rdev, &sync, fence);
  434. return fence;
  435. }