ni_dpm.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "radeon_asic.h"
  26. #include "nid.h"
  27. #include "r600_dpm.h"
  28. #include "ni_dpm.h"
  29. #include "atom.h"
  30. #include <linux/math64.h>
  31. #include <linux/seq_file.h>
  32. #define MC_CG_ARB_FREQ_F0 0x0a
  33. #define MC_CG_ARB_FREQ_F1 0x0b
  34. #define MC_CG_ARB_FREQ_F2 0x0c
  35. #define MC_CG_ARB_FREQ_F3 0x0d
  36. #define SMC_RAM_END 0xC000
  37. static const struct ni_cac_weights cac_weights_cayman_xt =
  38. {
  39. 0x15,
  40. 0x2,
  41. 0x19,
  42. 0x2,
  43. 0x8,
  44. 0x14,
  45. 0x2,
  46. 0x16,
  47. 0xE,
  48. 0x17,
  49. 0x13,
  50. 0x2B,
  51. 0x10,
  52. 0x7,
  53. 0x5,
  54. 0x5,
  55. 0x5,
  56. 0x2,
  57. 0x3,
  58. 0x9,
  59. 0x10,
  60. 0x10,
  61. 0x2B,
  62. 0xA,
  63. 0x9,
  64. 0x4,
  65. 0xD,
  66. 0xD,
  67. 0x3E,
  68. 0x18,
  69. 0x14,
  70. 0,
  71. 0x3,
  72. 0x3,
  73. 0x5,
  74. 0,
  75. 0x2,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0,
  83. 0,
  84. 0,
  85. 0x1CC,
  86. 0,
  87. 0x164,
  88. 1,
  89. 1,
  90. 1,
  91. 1,
  92. 12,
  93. 12,
  94. 12,
  95. 0x12,
  96. 0x1F,
  97. 132,
  98. 5,
  99. 7,
  100. 0,
  101. { 0, 0, 0, 0, 0, 0, 0, 0 },
  102. { 0, 0, 0, 0 },
  103. true
  104. };
  105. static const struct ni_cac_weights cac_weights_cayman_pro =
  106. {
  107. 0x16,
  108. 0x4,
  109. 0x10,
  110. 0x2,
  111. 0xA,
  112. 0x16,
  113. 0x2,
  114. 0x18,
  115. 0x10,
  116. 0x1A,
  117. 0x16,
  118. 0x2D,
  119. 0x12,
  120. 0xA,
  121. 0x6,
  122. 0x6,
  123. 0x6,
  124. 0x2,
  125. 0x4,
  126. 0xB,
  127. 0x11,
  128. 0x11,
  129. 0x2D,
  130. 0xC,
  131. 0xC,
  132. 0x7,
  133. 0x10,
  134. 0x10,
  135. 0x3F,
  136. 0x1A,
  137. 0x16,
  138. 0,
  139. 0x7,
  140. 0x4,
  141. 0x6,
  142. 1,
  143. 0x2,
  144. 0x1,
  145. 0,
  146. 0,
  147. 0,
  148. 0,
  149. 0,
  150. 0,
  151. 0x30,
  152. 0,
  153. 0x1CF,
  154. 0,
  155. 0x166,
  156. 1,
  157. 1,
  158. 1,
  159. 1,
  160. 12,
  161. 12,
  162. 12,
  163. 0x15,
  164. 0x1F,
  165. 132,
  166. 6,
  167. 6,
  168. 0,
  169. { 0, 0, 0, 0, 0, 0, 0, 0 },
  170. { 0, 0, 0, 0 },
  171. true
  172. };
  173. static const struct ni_cac_weights cac_weights_cayman_le =
  174. {
  175. 0x7,
  176. 0xE,
  177. 0x1,
  178. 0xA,
  179. 0x1,
  180. 0x3F,
  181. 0x2,
  182. 0x18,
  183. 0x10,
  184. 0x1A,
  185. 0x1,
  186. 0x3F,
  187. 0x1,
  188. 0xE,
  189. 0x6,
  190. 0x6,
  191. 0x6,
  192. 0x2,
  193. 0x4,
  194. 0x9,
  195. 0x1A,
  196. 0x1A,
  197. 0x2C,
  198. 0xA,
  199. 0x11,
  200. 0x8,
  201. 0x19,
  202. 0x19,
  203. 0x1,
  204. 0x1,
  205. 0x1A,
  206. 0,
  207. 0x8,
  208. 0x5,
  209. 0x8,
  210. 0x1,
  211. 0x3,
  212. 0x1,
  213. 0,
  214. 0,
  215. 0,
  216. 0,
  217. 0,
  218. 0,
  219. 0x38,
  220. 0x38,
  221. 0x239,
  222. 0x3,
  223. 0x18A,
  224. 1,
  225. 1,
  226. 1,
  227. 1,
  228. 12,
  229. 12,
  230. 12,
  231. 0x15,
  232. 0x22,
  233. 132,
  234. 6,
  235. 6,
  236. 0,
  237. { 0, 0, 0, 0, 0, 0, 0, 0 },
  238. { 0, 0, 0, 0 },
  239. true
  240. };
  241. #define NISLANDS_MGCG_SEQUENCE 300
  242. static const u32 cayman_cgcg_cgls_default[] =
  243. {
  244. 0x000008f8, 0x00000010, 0xffffffff,
  245. 0x000008fc, 0x00000000, 0xffffffff,
  246. 0x000008f8, 0x00000011, 0xffffffff,
  247. 0x000008fc, 0x00000000, 0xffffffff,
  248. 0x000008f8, 0x00000012, 0xffffffff,
  249. 0x000008fc, 0x00000000, 0xffffffff,
  250. 0x000008f8, 0x00000013, 0xffffffff,
  251. 0x000008fc, 0x00000000, 0xffffffff,
  252. 0x000008f8, 0x00000014, 0xffffffff,
  253. 0x000008fc, 0x00000000, 0xffffffff,
  254. 0x000008f8, 0x00000015, 0xffffffff,
  255. 0x000008fc, 0x00000000, 0xffffffff,
  256. 0x000008f8, 0x00000016, 0xffffffff,
  257. 0x000008fc, 0x00000000, 0xffffffff,
  258. 0x000008f8, 0x00000017, 0xffffffff,
  259. 0x000008fc, 0x00000000, 0xffffffff,
  260. 0x000008f8, 0x00000018, 0xffffffff,
  261. 0x000008fc, 0x00000000, 0xffffffff,
  262. 0x000008f8, 0x00000019, 0xffffffff,
  263. 0x000008fc, 0x00000000, 0xffffffff,
  264. 0x000008f8, 0x0000001a, 0xffffffff,
  265. 0x000008fc, 0x00000000, 0xffffffff,
  266. 0x000008f8, 0x0000001b, 0xffffffff,
  267. 0x000008fc, 0x00000000, 0xffffffff,
  268. 0x000008f8, 0x00000020, 0xffffffff,
  269. 0x000008fc, 0x00000000, 0xffffffff,
  270. 0x000008f8, 0x00000021, 0xffffffff,
  271. 0x000008fc, 0x00000000, 0xffffffff,
  272. 0x000008f8, 0x00000022, 0xffffffff,
  273. 0x000008fc, 0x00000000, 0xffffffff,
  274. 0x000008f8, 0x00000023, 0xffffffff,
  275. 0x000008fc, 0x00000000, 0xffffffff,
  276. 0x000008f8, 0x00000024, 0xffffffff,
  277. 0x000008fc, 0x00000000, 0xffffffff,
  278. 0x000008f8, 0x00000025, 0xffffffff,
  279. 0x000008fc, 0x00000000, 0xffffffff,
  280. 0x000008f8, 0x00000026, 0xffffffff,
  281. 0x000008fc, 0x00000000, 0xffffffff,
  282. 0x000008f8, 0x00000027, 0xffffffff,
  283. 0x000008fc, 0x00000000, 0xffffffff,
  284. 0x000008f8, 0x00000028, 0xffffffff,
  285. 0x000008fc, 0x00000000, 0xffffffff,
  286. 0x000008f8, 0x00000029, 0xffffffff,
  287. 0x000008fc, 0x00000000, 0xffffffff,
  288. 0x000008f8, 0x0000002a, 0xffffffff,
  289. 0x000008fc, 0x00000000, 0xffffffff,
  290. 0x000008f8, 0x0000002b, 0xffffffff,
  291. 0x000008fc, 0x00000000, 0xffffffff
  292. };
  293. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  294. static const u32 cayman_cgcg_cgls_disable[] =
  295. {
  296. 0x000008f8, 0x00000010, 0xffffffff,
  297. 0x000008fc, 0xffffffff, 0xffffffff,
  298. 0x000008f8, 0x00000011, 0xffffffff,
  299. 0x000008fc, 0xffffffff, 0xffffffff,
  300. 0x000008f8, 0x00000012, 0xffffffff,
  301. 0x000008fc, 0xffffffff, 0xffffffff,
  302. 0x000008f8, 0x00000013, 0xffffffff,
  303. 0x000008fc, 0xffffffff, 0xffffffff,
  304. 0x000008f8, 0x00000014, 0xffffffff,
  305. 0x000008fc, 0xffffffff, 0xffffffff,
  306. 0x000008f8, 0x00000015, 0xffffffff,
  307. 0x000008fc, 0xffffffff, 0xffffffff,
  308. 0x000008f8, 0x00000016, 0xffffffff,
  309. 0x000008fc, 0xffffffff, 0xffffffff,
  310. 0x000008f8, 0x00000017, 0xffffffff,
  311. 0x000008fc, 0xffffffff, 0xffffffff,
  312. 0x000008f8, 0x00000018, 0xffffffff,
  313. 0x000008fc, 0xffffffff, 0xffffffff,
  314. 0x000008f8, 0x00000019, 0xffffffff,
  315. 0x000008fc, 0xffffffff, 0xffffffff,
  316. 0x000008f8, 0x0000001a, 0xffffffff,
  317. 0x000008fc, 0xffffffff, 0xffffffff,
  318. 0x000008f8, 0x0000001b, 0xffffffff,
  319. 0x000008fc, 0xffffffff, 0xffffffff,
  320. 0x000008f8, 0x00000020, 0xffffffff,
  321. 0x000008fc, 0x00000000, 0xffffffff,
  322. 0x000008f8, 0x00000021, 0xffffffff,
  323. 0x000008fc, 0x00000000, 0xffffffff,
  324. 0x000008f8, 0x00000022, 0xffffffff,
  325. 0x000008fc, 0x00000000, 0xffffffff,
  326. 0x000008f8, 0x00000023, 0xffffffff,
  327. 0x000008fc, 0x00000000, 0xffffffff,
  328. 0x000008f8, 0x00000024, 0xffffffff,
  329. 0x000008fc, 0x00000000, 0xffffffff,
  330. 0x000008f8, 0x00000025, 0xffffffff,
  331. 0x000008fc, 0x00000000, 0xffffffff,
  332. 0x000008f8, 0x00000026, 0xffffffff,
  333. 0x000008fc, 0x00000000, 0xffffffff,
  334. 0x000008f8, 0x00000027, 0xffffffff,
  335. 0x000008fc, 0x00000000, 0xffffffff,
  336. 0x000008f8, 0x00000028, 0xffffffff,
  337. 0x000008fc, 0x00000000, 0xffffffff,
  338. 0x000008f8, 0x00000029, 0xffffffff,
  339. 0x000008fc, 0x00000000, 0xffffffff,
  340. 0x000008f8, 0x0000002a, 0xffffffff,
  341. 0x000008fc, 0x00000000, 0xffffffff,
  342. 0x000008f8, 0x0000002b, 0xffffffff,
  343. 0x000008fc, 0x00000000, 0xffffffff,
  344. 0x00000644, 0x000f7902, 0x001f4180,
  345. 0x00000644, 0x000f3802, 0x001f4180
  346. };
  347. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  348. static const u32 cayman_cgcg_cgls_enable[] =
  349. {
  350. 0x00000644, 0x000f7882, 0x001f4080,
  351. 0x000008f8, 0x00000010, 0xffffffff,
  352. 0x000008fc, 0x00000000, 0xffffffff,
  353. 0x000008f8, 0x00000011, 0xffffffff,
  354. 0x000008fc, 0x00000000, 0xffffffff,
  355. 0x000008f8, 0x00000012, 0xffffffff,
  356. 0x000008fc, 0x00000000, 0xffffffff,
  357. 0x000008f8, 0x00000013, 0xffffffff,
  358. 0x000008fc, 0x00000000, 0xffffffff,
  359. 0x000008f8, 0x00000014, 0xffffffff,
  360. 0x000008fc, 0x00000000, 0xffffffff,
  361. 0x000008f8, 0x00000015, 0xffffffff,
  362. 0x000008fc, 0x00000000, 0xffffffff,
  363. 0x000008f8, 0x00000016, 0xffffffff,
  364. 0x000008fc, 0x00000000, 0xffffffff,
  365. 0x000008f8, 0x00000017, 0xffffffff,
  366. 0x000008fc, 0x00000000, 0xffffffff,
  367. 0x000008f8, 0x00000018, 0xffffffff,
  368. 0x000008fc, 0x00000000, 0xffffffff,
  369. 0x000008f8, 0x00000019, 0xffffffff,
  370. 0x000008fc, 0x00000000, 0xffffffff,
  371. 0x000008f8, 0x0000001a, 0xffffffff,
  372. 0x000008fc, 0x00000000, 0xffffffff,
  373. 0x000008f8, 0x0000001b, 0xffffffff,
  374. 0x000008fc, 0x00000000, 0xffffffff,
  375. 0x000008f8, 0x00000020, 0xffffffff,
  376. 0x000008fc, 0xffffffff, 0xffffffff,
  377. 0x000008f8, 0x00000021, 0xffffffff,
  378. 0x000008fc, 0xffffffff, 0xffffffff,
  379. 0x000008f8, 0x00000022, 0xffffffff,
  380. 0x000008fc, 0xffffffff, 0xffffffff,
  381. 0x000008f8, 0x00000023, 0xffffffff,
  382. 0x000008fc, 0xffffffff, 0xffffffff,
  383. 0x000008f8, 0x00000024, 0xffffffff,
  384. 0x000008fc, 0xffffffff, 0xffffffff,
  385. 0x000008f8, 0x00000025, 0xffffffff,
  386. 0x000008fc, 0xffffffff, 0xffffffff,
  387. 0x000008f8, 0x00000026, 0xffffffff,
  388. 0x000008fc, 0xffffffff, 0xffffffff,
  389. 0x000008f8, 0x00000027, 0xffffffff,
  390. 0x000008fc, 0xffffffff, 0xffffffff,
  391. 0x000008f8, 0x00000028, 0xffffffff,
  392. 0x000008fc, 0xffffffff, 0xffffffff,
  393. 0x000008f8, 0x00000029, 0xffffffff,
  394. 0x000008fc, 0xffffffff, 0xffffffff,
  395. 0x000008f8, 0x0000002a, 0xffffffff,
  396. 0x000008fc, 0xffffffff, 0xffffffff,
  397. 0x000008f8, 0x0000002b, 0xffffffff,
  398. 0x000008fc, 0xffffffff, 0xffffffff
  399. };
  400. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  401. static const u32 cayman_mgcg_default[] =
  402. {
  403. 0x0000802c, 0xc0000000, 0xffffffff,
  404. 0x00003fc4, 0xc0000000, 0xffffffff,
  405. 0x00005448, 0x00000100, 0xffffffff,
  406. 0x000055e4, 0x00000100, 0xffffffff,
  407. 0x0000160c, 0x00000100, 0xffffffff,
  408. 0x00008984, 0x06000100, 0xffffffff,
  409. 0x0000c164, 0x00000100, 0xffffffff,
  410. 0x00008a18, 0x00000100, 0xffffffff,
  411. 0x0000897c, 0x06000100, 0xffffffff,
  412. 0x00008b28, 0x00000100, 0xffffffff,
  413. 0x00009144, 0x00800200, 0xffffffff,
  414. 0x00009a60, 0x00000100, 0xffffffff,
  415. 0x00009868, 0x00000100, 0xffffffff,
  416. 0x00008d58, 0x00000100, 0xffffffff,
  417. 0x00009510, 0x00000100, 0xffffffff,
  418. 0x0000949c, 0x00000100, 0xffffffff,
  419. 0x00009654, 0x00000100, 0xffffffff,
  420. 0x00009030, 0x00000100, 0xffffffff,
  421. 0x00009034, 0x00000100, 0xffffffff,
  422. 0x00009038, 0x00000100, 0xffffffff,
  423. 0x0000903c, 0x00000100, 0xffffffff,
  424. 0x00009040, 0x00000100, 0xffffffff,
  425. 0x0000a200, 0x00000100, 0xffffffff,
  426. 0x0000a204, 0x00000100, 0xffffffff,
  427. 0x0000a208, 0x00000100, 0xffffffff,
  428. 0x0000a20c, 0x00000100, 0xffffffff,
  429. 0x00009744, 0x00000100, 0xffffffff,
  430. 0x00003f80, 0x00000100, 0xffffffff,
  431. 0x0000a210, 0x00000100, 0xffffffff,
  432. 0x0000a214, 0x00000100, 0xffffffff,
  433. 0x000004d8, 0x00000100, 0xffffffff,
  434. 0x00009664, 0x00000100, 0xffffffff,
  435. 0x00009698, 0x00000100, 0xffffffff,
  436. 0x000004d4, 0x00000200, 0xffffffff,
  437. 0x000004d0, 0x00000000, 0xffffffff,
  438. 0x000030cc, 0x00000104, 0xffffffff,
  439. 0x0000d0c0, 0x00000100, 0xffffffff,
  440. 0x0000d8c0, 0x00000100, 0xffffffff,
  441. 0x0000802c, 0x40000000, 0xffffffff,
  442. 0x00003fc4, 0x40000000, 0xffffffff,
  443. 0x0000915c, 0x00010000, 0xffffffff,
  444. 0x00009160, 0x00030002, 0xffffffff,
  445. 0x00009164, 0x00050004, 0xffffffff,
  446. 0x00009168, 0x00070006, 0xffffffff,
  447. 0x00009178, 0x00070000, 0xffffffff,
  448. 0x0000917c, 0x00030002, 0xffffffff,
  449. 0x00009180, 0x00050004, 0xffffffff,
  450. 0x0000918c, 0x00010006, 0xffffffff,
  451. 0x00009190, 0x00090008, 0xffffffff,
  452. 0x00009194, 0x00070000, 0xffffffff,
  453. 0x00009198, 0x00030002, 0xffffffff,
  454. 0x0000919c, 0x00050004, 0xffffffff,
  455. 0x000091a8, 0x00010006, 0xffffffff,
  456. 0x000091ac, 0x00090008, 0xffffffff,
  457. 0x000091b0, 0x00070000, 0xffffffff,
  458. 0x000091b4, 0x00030002, 0xffffffff,
  459. 0x000091b8, 0x00050004, 0xffffffff,
  460. 0x000091c4, 0x00010006, 0xffffffff,
  461. 0x000091c8, 0x00090008, 0xffffffff,
  462. 0x000091cc, 0x00070000, 0xffffffff,
  463. 0x000091d0, 0x00030002, 0xffffffff,
  464. 0x000091d4, 0x00050004, 0xffffffff,
  465. 0x000091e0, 0x00010006, 0xffffffff,
  466. 0x000091e4, 0x00090008, 0xffffffff,
  467. 0x000091e8, 0x00000000, 0xffffffff,
  468. 0x000091ec, 0x00070000, 0xffffffff,
  469. 0x000091f0, 0x00030002, 0xffffffff,
  470. 0x000091f4, 0x00050004, 0xffffffff,
  471. 0x00009200, 0x00010006, 0xffffffff,
  472. 0x00009204, 0x00090008, 0xffffffff,
  473. 0x00009208, 0x00070000, 0xffffffff,
  474. 0x0000920c, 0x00030002, 0xffffffff,
  475. 0x00009210, 0x00050004, 0xffffffff,
  476. 0x0000921c, 0x00010006, 0xffffffff,
  477. 0x00009220, 0x00090008, 0xffffffff,
  478. 0x00009224, 0x00070000, 0xffffffff,
  479. 0x00009228, 0x00030002, 0xffffffff,
  480. 0x0000922c, 0x00050004, 0xffffffff,
  481. 0x00009238, 0x00010006, 0xffffffff,
  482. 0x0000923c, 0x00090008, 0xffffffff,
  483. 0x00009240, 0x00070000, 0xffffffff,
  484. 0x00009244, 0x00030002, 0xffffffff,
  485. 0x00009248, 0x00050004, 0xffffffff,
  486. 0x00009254, 0x00010006, 0xffffffff,
  487. 0x00009258, 0x00090008, 0xffffffff,
  488. 0x0000925c, 0x00070000, 0xffffffff,
  489. 0x00009260, 0x00030002, 0xffffffff,
  490. 0x00009264, 0x00050004, 0xffffffff,
  491. 0x00009270, 0x00010006, 0xffffffff,
  492. 0x00009274, 0x00090008, 0xffffffff,
  493. 0x00009278, 0x00070000, 0xffffffff,
  494. 0x0000927c, 0x00030002, 0xffffffff,
  495. 0x00009280, 0x00050004, 0xffffffff,
  496. 0x0000928c, 0x00010006, 0xffffffff,
  497. 0x00009290, 0x00090008, 0xffffffff,
  498. 0x000092a8, 0x00070000, 0xffffffff,
  499. 0x000092ac, 0x00030002, 0xffffffff,
  500. 0x000092b0, 0x00050004, 0xffffffff,
  501. 0x000092bc, 0x00010006, 0xffffffff,
  502. 0x000092c0, 0x00090008, 0xffffffff,
  503. 0x000092c4, 0x00070000, 0xffffffff,
  504. 0x000092c8, 0x00030002, 0xffffffff,
  505. 0x000092cc, 0x00050004, 0xffffffff,
  506. 0x000092d8, 0x00010006, 0xffffffff,
  507. 0x000092dc, 0x00090008, 0xffffffff,
  508. 0x00009294, 0x00000000, 0xffffffff,
  509. 0x0000802c, 0x40010000, 0xffffffff,
  510. 0x00003fc4, 0x40010000, 0xffffffff,
  511. 0x0000915c, 0x00010000, 0xffffffff,
  512. 0x00009160, 0x00030002, 0xffffffff,
  513. 0x00009164, 0x00050004, 0xffffffff,
  514. 0x00009168, 0x00070006, 0xffffffff,
  515. 0x00009178, 0x00070000, 0xffffffff,
  516. 0x0000917c, 0x00030002, 0xffffffff,
  517. 0x00009180, 0x00050004, 0xffffffff,
  518. 0x0000918c, 0x00010006, 0xffffffff,
  519. 0x00009190, 0x00090008, 0xffffffff,
  520. 0x00009194, 0x00070000, 0xffffffff,
  521. 0x00009198, 0x00030002, 0xffffffff,
  522. 0x0000919c, 0x00050004, 0xffffffff,
  523. 0x000091a8, 0x00010006, 0xffffffff,
  524. 0x000091ac, 0x00090008, 0xffffffff,
  525. 0x000091b0, 0x00070000, 0xffffffff,
  526. 0x000091b4, 0x00030002, 0xffffffff,
  527. 0x000091b8, 0x00050004, 0xffffffff,
  528. 0x000091c4, 0x00010006, 0xffffffff,
  529. 0x000091c8, 0x00090008, 0xffffffff,
  530. 0x000091cc, 0x00070000, 0xffffffff,
  531. 0x000091d0, 0x00030002, 0xffffffff,
  532. 0x000091d4, 0x00050004, 0xffffffff,
  533. 0x000091e0, 0x00010006, 0xffffffff,
  534. 0x000091e4, 0x00090008, 0xffffffff,
  535. 0x000091e8, 0x00000000, 0xffffffff,
  536. 0x000091ec, 0x00070000, 0xffffffff,
  537. 0x000091f0, 0x00030002, 0xffffffff,
  538. 0x000091f4, 0x00050004, 0xffffffff,
  539. 0x00009200, 0x00010006, 0xffffffff,
  540. 0x00009204, 0x00090008, 0xffffffff,
  541. 0x00009208, 0x00070000, 0xffffffff,
  542. 0x0000920c, 0x00030002, 0xffffffff,
  543. 0x00009210, 0x00050004, 0xffffffff,
  544. 0x0000921c, 0x00010006, 0xffffffff,
  545. 0x00009220, 0x00090008, 0xffffffff,
  546. 0x00009224, 0x00070000, 0xffffffff,
  547. 0x00009228, 0x00030002, 0xffffffff,
  548. 0x0000922c, 0x00050004, 0xffffffff,
  549. 0x00009238, 0x00010006, 0xffffffff,
  550. 0x0000923c, 0x00090008, 0xffffffff,
  551. 0x00009240, 0x00070000, 0xffffffff,
  552. 0x00009244, 0x00030002, 0xffffffff,
  553. 0x00009248, 0x00050004, 0xffffffff,
  554. 0x00009254, 0x00010006, 0xffffffff,
  555. 0x00009258, 0x00090008, 0xffffffff,
  556. 0x0000925c, 0x00070000, 0xffffffff,
  557. 0x00009260, 0x00030002, 0xffffffff,
  558. 0x00009264, 0x00050004, 0xffffffff,
  559. 0x00009270, 0x00010006, 0xffffffff,
  560. 0x00009274, 0x00090008, 0xffffffff,
  561. 0x00009278, 0x00070000, 0xffffffff,
  562. 0x0000927c, 0x00030002, 0xffffffff,
  563. 0x00009280, 0x00050004, 0xffffffff,
  564. 0x0000928c, 0x00010006, 0xffffffff,
  565. 0x00009290, 0x00090008, 0xffffffff,
  566. 0x000092a8, 0x00070000, 0xffffffff,
  567. 0x000092ac, 0x00030002, 0xffffffff,
  568. 0x000092b0, 0x00050004, 0xffffffff,
  569. 0x000092bc, 0x00010006, 0xffffffff,
  570. 0x000092c0, 0x00090008, 0xffffffff,
  571. 0x000092c4, 0x00070000, 0xffffffff,
  572. 0x000092c8, 0x00030002, 0xffffffff,
  573. 0x000092cc, 0x00050004, 0xffffffff,
  574. 0x000092d8, 0x00010006, 0xffffffff,
  575. 0x000092dc, 0x00090008, 0xffffffff,
  576. 0x00009294, 0x00000000, 0xffffffff,
  577. 0x0000802c, 0xc0000000, 0xffffffff,
  578. 0x00003fc4, 0xc0000000, 0xffffffff,
  579. 0x000008f8, 0x00000010, 0xffffffff,
  580. 0x000008fc, 0x00000000, 0xffffffff,
  581. 0x000008f8, 0x00000011, 0xffffffff,
  582. 0x000008fc, 0x00000000, 0xffffffff,
  583. 0x000008f8, 0x00000012, 0xffffffff,
  584. 0x000008fc, 0x00000000, 0xffffffff,
  585. 0x000008f8, 0x00000013, 0xffffffff,
  586. 0x000008fc, 0x00000000, 0xffffffff,
  587. 0x000008f8, 0x00000014, 0xffffffff,
  588. 0x000008fc, 0x00000000, 0xffffffff,
  589. 0x000008f8, 0x00000015, 0xffffffff,
  590. 0x000008fc, 0x00000000, 0xffffffff,
  591. 0x000008f8, 0x00000016, 0xffffffff,
  592. 0x000008fc, 0x00000000, 0xffffffff,
  593. 0x000008f8, 0x00000017, 0xffffffff,
  594. 0x000008fc, 0x00000000, 0xffffffff,
  595. 0x000008f8, 0x00000018, 0xffffffff,
  596. 0x000008fc, 0x00000000, 0xffffffff,
  597. 0x000008f8, 0x00000019, 0xffffffff,
  598. 0x000008fc, 0x00000000, 0xffffffff,
  599. 0x000008f8, 0x0000001a, 0xffffffff,
  600. 0x000008fc, 0x00000000, 0xffffffff,
  601. 0x000008f8, 0x0000001b, 0xffffffff,
  602. 0x000008fc, 0x00000000, 0xffffffff
  603. };
  604. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  605. static const u32 cayman_mgcg_disable[] =
  606. {
  607. 0x0000802c, 0xc0000000, 0xffffffff,
  608. 0x000008f8, 0x00000000, 0xffffffff,
  609. 0x000008fc, 0xffffffff, 0xffffffff,
  610. 0x000008f8, 0x00000001, 0xffffffff,
  611. 0x000008fc, 0xffffffff, 0xffffffff,
  612. 0x000008f8, 0x00000002, 0xffffffff,
  613. 0x000008fc, 0xffffffff, 0xffffffff,
  614. 0x000008f8, 0x00000003, 0xffffffff,
  615. 0x000008fc, 0xffffffff, 0xffffffff,
  616. 0x00009150, 0x00600000, 0xffffffff
  617. };
  618. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  619. static const u32 cayman_mgcg_enable[] =
  620. {
  621. 0x0000802c, 0xc0000000, 0xffffffff,
  622. 0x000008f8, 0x00000000, 0xffffffff,
  623. 0x000008fc, 0x00000000, 0xffffffff,
  624. 0x000008f8, 0x00000001, 0xffffffff,
  625. 0x000008fc, 0x00000000, 0xffffffff,
  626. 0x000008f8, 0x00000002, 0xffffffff,
  627. 0x000008fc, 0x00600000, 0xffffffff,
  628. 0x000008f8, 0x00000003, 0xffffffff,
  629. 0x000008fc, 0x00000000, 0xffffffff,
  630. 0x00009150, 0x96944200, 0xffffffff
  631. };
  632. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  633. #define NISLANDS_SYSLS_SEQUENCE 100
  634. static const u32 cayman_sysls_default[] =
  635. {
  636. /* Register, Value, Mask bits */
  637. 0x000055e8, 0x00000000, 0xffffffff,
  638. 0x0000d0bc, 0x00000000, 0xffffffff,
  639. 0x0000d8bc, 0x00000000, 0xffffffff,
  640. 0x000015c0, 0x000c1401, 0xffffffff,
  641. 0x0000264c, 0x000c0400, 0xffffffff,
  642. 0x00002648, 0x000c0400, 0xffffffff,
  643. 0x00002650, 0x000c0400, 0xffffffff,
  644. 0x000020b8, 0x000c0400, 0xffffffff,
  645. 0x000020bc, 0x000c0400, 0xffffffff,
  646. 0x000020c0, 0x000c0c80, 0xffffffff,
  647. 0x0000f4a0, 0x000000c0, 0xffffffff,
  648. 0x0000f4a4, 0x00680fff, 0xffffffff,
  649. 0x00002f50, 0x00000404, 0xffffffff,
  650. 0x000004c8, 0x00000001, 0xffffffff,
  651. 0x000064ec, 0x00000000, 0xffffffff,
  652. 0x00000c7c, 0x00000000, 0xffffffff,
  653. 0x00008dfc, 0x00000000, 0xffffffff
  654. };
  655. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  656. static const u32 cayman_sysls_disable[] =
  657. {
  658. /* Register, Value, Mask bits */
  659. 0x0000d0c0, 0x00000000, 0xffffffff,
  660. 0x0000d8c0, 0x00000000, 0xffffffff,
  661. 0x000055e8, 0x00000000, 0xffffffff,
  662. 0x0000d0bc, 0x00000000, 0xffffffff,
  663. 0x0000d8bc, 0x00000000, 0xffffffff,
  664. 0x000015c0, 0x00041401, 0xffffffff,
  665. 0x0000264c, 0x00040400, 0xffffffff,
  666. 0x00002648, 0x00040400, 0xffffffff,
  667. 0x00002650, 0x00040400, 0xffffffff,
  668. 0x000020b8, 0x00040400, 0xffffffff,
  669. 0x000020bc, 0x00040400, 0xffffffff,
  670. 0x000020c0, 0x00040c80, 0xffffffff,
  671. 0x0000f4a0, 0x000000c0, 0xffffffff,
  672. 0x0000f4a4, 0x00680000, 0xffffffff,
  673. 0x00002f50, 0x00000404, 0xffffffff,
  674. 0x000004c8, 0x00000001, 0xffffffff,
  675. 0x000064ec, 0x00007ffd, 0xffffffff,
  676. 0x00000c7c, 0x0000ff00, 0xffffffff,
  677. 0x00008dfc, 0x0000007f, 0xffffffff
  678. };
  679. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  680. static const u32 cayman_sysls_enable[] =
  681. {
  682. /* Register, Value, Mask bits */
  683. 0x000055e8, 0x00000001, 0xffffffff,
  684. 0x0000d0bc, 0x00000100, 0xffffffff,
  685. 0x0000d8bc, 0x00000100, 0xffffffff,
  686. 0x000015c0, 0x000c1401, 0xffffffff,
  687. 0x0000264c, 0x000c0400, 0xffffffff,
  688. 0x00002648, 0x000c0400, 0xffffffff,
  689. 0x00002650, 0x000c0400, 0xffffffff,
  690. 0x000020b8, 0x000c0400, 0xffffffff,
  691. 0x000020bc, 0x000c0400, 0xffffffff,
  692. 0x000020c0, 0x000c0c80, 0xffffffff,
  693. 0x0000f4a0, 0x000000c0, 0xffffffff,
  694. 0x0000f4a4, 0x00680fff, 0xffffffff,
  695. 0x00002f50, 0x00000903, 0xffffffff,
  696. 0x000004c8, 0x00000000, 0xffffffff,
  697. 0x000064ec, 0x00000000, 0xffffffff,
  698. 0x00000c7c, 0x00000000, 0xffffffff,
  699. 0x00008dfc, 0x00000000, 0xffffffff
  700. };
  701. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  702. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  703. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  704. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  705. struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  706. {
  707. struct ni_power_info *pi = rdev->pm.dpm.priv;
  708. return pi;
  709. }
  710. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  711. {
  712. struct ni_ps *ps = rps->ps_priv;
  713. return ps;
  714. }
  715. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  716. u16 v, s32 t,
  717. u32 ileakage,
  718. u32 *leakage)
  719. {
  720. s64 kt, kv, leakage_w, i_leakage, vddc, temperature;
  721. i_leakage = div64_s64(drm_int2fixp(ileakage), 1000);
  722. vddc = div64_s64(drm_int2fixp(v), 1000);
  723. temperature = div64_s64(drm_int2fixp(t), 1000);
  724. kt = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->at), 1000),
  725. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bt), 1000), temperature)));
  726. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 1000),
  727. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 1000), vddc)));
  728. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  729. *leakage = drm_fixp2int(leakage_w * 1000);
  730. }
  731. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  732. const struct ni_leakage_coeffients *coeff,
  733. u16 v,
  734. s32 t,
  735. u32 i_leakage,
  736. u32 *leakage)
  737. {
  738. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  739. }
  740. bool ni_dpm_vblank_too_short(struct radeon_device *rdev)
  741. {
  742. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  743. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  744. /* we never hit the non-gddr5 limit so disable it */
  745. u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
  746. if (vblank_time < switch_limit)
  747. return true;
  748. else
  749. return false;
  750. }
  751. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  752. struct radeon_ps *rps)
  753. {
  754. struct ni_ps *ps = ni_get_ps(rps);
  755. struct radeon_clock_and_voltage_limits *max_limits;
  756. bool disable_mclk_switching;
  757. u32 mclk;
  758. u16 vddci;
  759. int i;
  760. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  761. ni_dpm_vblank_too_short(rdev))
  762. disable_mclk_switching = true;
  763. else
  764. disable_mclk_switching = false;
  765. if (rdev->pm.dpm.ac_power)
  766. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  767. else
  768. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  769. if (rdev->pm.dpm.ac_power == false) {
  770. for (i = 0; i < ps->performance_level_count; i++) {
  771. if (ps->performance_levels[i].mclk > max_limits->mclk)
  772. ps->performance_levels[i].mclk = max_limits->mclk;
  773. if (ps->performance_levels[i].sclk > max_limits->sclk)
  774. ps->performance_levels[i].sclk = max_limits->sclk;
  775. if (ps->performance_levels[i].vddc > max_limits->vddc)
  776. ps->performance_levels[i].vddc = max_limits->vddc;
  777. if (ps->performance_levels[i].vddci > max_limits->vddci)
  778. ps->performance_levels[i].vddci = max_limits->vddci;
  779. }
  780. }
  781. /* XXX validate the min clocks required for display */
  782. /* adjust low state */
  783. if (disable_mclk_switching) {
  784. ps->performance_levels[0].mclk =
  785. ps->performance_levels[ps->performance_level_count - 1].mclk;
  786. ps->performance_levels[0].vddci =
  787. ps->performance_levels[ps->performance_level_count - 1].vddci;
  788. }
  789. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  790. &ps->performance_levels[0].sclk,
  791. &ps->performance_levels[0].mclk);
  792. for (i = 1; i < ps->performance_level_count; i++) {
  793. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  794. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  795. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  796. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  797. }
  798. /* adjust remaining states */
  799. if (disable_mclk_switching) {
  800. mclk = ps->performance_levels[0].mclk;
  801. vddci = ps->performance_levels[0].vddci;
  802. for (i = 1; i < ps->performance_level_count; i++) {
  803. if (mclk < ps->performance_levels[i].mclk)
  804. mclk = ps->performance_levels[i].mclk;
  805. if (vddci < ps->performance_levels[i].vddci)
  806. vddci = ps->performance_levels[i].vddci;
  807. }
  808. for (i = 0; i < ps->performance_level_count; i++) {
  809. ps->performance_levels[i].mclk = mclk;
  810. ps->performance_levels[i].vddci = vddci;
  811. }
  812. } else {
  813. for (i = 1; i < ps->performance_level_count; i++) {
  814. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  815. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  816. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  817. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  818. }
  819. }
  820. for (i = 1; i < ps->performance_level_count; i++)
  821. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  822. &ps->performance_levels[i].sclk,
  823. &ps->performance_levels[i].mclk);
  824. for (i = 0; i < ps->performance_level_count; i++)
  825. btc_adjust_clock_combinations(rdev, max_limits,
  826. &ps->performance_levels[i]);
  827. for (i = 0; i < ps->performance_level_count; i++) {
  828. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  829. ps->performance_levels[i].sclk,
  830. max_limits->vddc, &ps->performance_levels[i].vddc);
  831. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  832. ps->performance_levels[i].mclk,
  833. max_limits->vddci, &ps->performance_levels[i].vddci);
  834. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  835. ps->performance_levels[i].mclk,
  836. max_limits->vddc, &ps->performance_levels[i].vddc);
  837. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  838. rdev->clock.current_dispclk,
  839. max_limits->vddc, &ps->performance_levels[i].vddc);
  840. }
  841. for (i = 0; i < ps->performance_level_count; i++) {
  842. btc_apply_voltage_delta_rules(rdev,
  843. max_limits->vddc, max_limits->vddci,
  844. &ps->performance_levels[i].vddc,
  845. &ps->performance_levels[i].vddci);
  846. }
  847. ps->dc_compatible = true;
  848. for (i = 0; i < ps->performance_level_count; i++) {
  849. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  850. ps->dc_compatible = false;
  851. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  852. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  853. }
  854. }
  855. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  856. {
  857. u32 count;
  858. const u32 *ps = NULL;
  859. ps = (const u32 *)&cayman_cgcg_cgls_default;
  860. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  861. btc_program_mgcg_hw_sequence(rdev, ps, count);
  862. }
  863. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  864. bool enable)
  865. {
  866. u32 count;
  867. const u32 *ps = NULL;
  868. if (enable) {
  869. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  870. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  871. } else {
  872. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  873. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  874. }
  875. btc_program_mgcg_hw_sequence(rdev, ps, count);
  876. }
  877. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  878. {
  879. u32 count;
  880. const u32 *ps = NULL;
  881. ps = (const u32 *)&cayman_mgcg_default;
  882. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  883. btc_program_mgcg_hw_sequence(rdev, ps, count);
  884. }
  885. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  886. bool enable)
  887. {
  888. u32 count;
  889. const u32 *ps = NULL;
  890. if (enable) {
  891. ps = (const u32 *)&cayman_mgcg_enable;
  892. count = CAYMAN_MGCG_ENABLE_LENGTH;
  893. } else {
  894. ps = (const u32 *)&cayman_mgcg_disable;
  895. count = CAYMAN_MGCG_DISABLE_LENGTH;
  896. }
  897. btc_program_mgcg_hw_sequence(rdev, ps, count);
  898. }
  899. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  900. {
  901. u32 count;
  902. const u32 *ps = NULL;
  903. ps = (const u32 *)&cayman_sysls_default;
  904. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  905. btc_program_mgcg_hw_sequence(rdev, ps, count);
  906. }
  907. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  908. bool enable)
  909. {
  910. u32 count;
  911. const u32 *ps = NULL;
  912. if (enable) {
  913. ps = (const u32 *)&cayman_sysls_enable;
  914. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  915. } else {
  916. ps = (const u32 *)&cayman_sysls_disable;
  917. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  918. }
  919. btc_program_mgcg_hw_sequence(rdev, ps, count);
  920. }
  921. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  922. struct radeon_clock_voltage_dependency_table *table)
  923. {
  924. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  925. u32 i;
  926. if (table) {
  927. for (i = 0; i < table->count; i++) {
  928. if (0xff01 == table->entries[i].v) {
  929. if (pi->max_vddc == 0)
  930. return -EINVAL;
  931. table->entries[i].v = pi->max_vddc;
  932. }
  933. }
  934. }
  935. return 0;
  936. }
  937. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  938. {
  939. int ret = 0;
  940. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  941. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  942. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  943. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  944. return ret;
  945. }
  946. static void ni_stop_dpm(struct radeon_device *rdev)
  947. {
  948. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  949. }
  950. #if 0
  951. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  952. bool ac_power)
  953. {
  954. if (ac_power)
  955. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  956. 0 : -EINVAL;
  957. return 0;
  958. }
  959. #endif
  960. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  961. PPSMC_Msg msg, u32 parameter)
  962. {
  963. WREG32(SMC_SCRATCH0, parameter);
  964. return rv770_send_msg_to_smc(rdev, msg);
  965. }
  966. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  967. {
  968. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  969. return -EINVAL;
  970. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  971. 0 : -EINVAL;
  972. }
  973. int ni_dpm_force_performance_level(struct radeon_device *rdev,
  974. enum radeon_dpm_forced_level level)
  975. {
  976. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  977. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  978. return -EINVAL;
  979. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  980. return -EINVAL;
  981. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  982. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  983. return -EINVAL;
  984. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  985. return -EINVAL;
  986. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  987. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  988. return -EINVAL;
  989. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) != PPSMC_Result_OK)
  990. return -EINVAL;
  991. }
  992. rdev->pm.dpm.forced_level = level;
  993. return 0;
  994. }
  995. static void ni_stop_smc(struct radeon_device *rdev)
  996. {
  997. u32 tmp;
  998. int i;
  999. for (i = 0; i < rdev->usec_timeout; i++) {
  1000. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  1001. if (tmp != 1)
  1002. break;
  1003. udelay(1);
  1004. }
  1005. udelay(100);
  1006. r7xx_stop_smc(rdev);
  1007. }
  1008. static int ni_process_firmware_header(struct radeon_device *rdev)
  1009. {
  1010. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1011. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1012. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1013. u32 tmp;
  1014. int ret;
  1015. ret = rv770_read_smc_sram_dword(rdev,
  1016. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1017. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  1018. &tmp, pi->sram_end);
  1019. if (ret)
  1020. return ret;
  1021. pi->state_table_start = (u16)tmp;
  1022. ret = rv770_read_smc_sram_dword(rdev,
  1023. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1024. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1025. &tmp, pi->sram_end);
  1026. if (ret)
  1027. return ret;
  1028. pi->soft_regs_start = (u16)tmp;
  1029. ret = rv770_read_smc_sram_dword(rdev,
  1030. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1031. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1032. &tmp, pi->sram_end);
  1033. if (ret)
  1034. return ret;
  1035. eg_pi->mc_reg_table_start = (u16)tmp;
  1036. ret = rv770_read_smc_sram_dword(rdev,
  1037. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1038. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1039. &tmp, pi->sram_end);
  1040. if (ret)
  1041. return ret;
  1042. ni_pi->fan_table_start = (u16)tmp;
  1043. ret = rv770_read_smc_sram_dword(rdev,
  1044. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1045. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1046. &tmp, pi->sram_end);
  1047. if (ret)
  1048. return ret;
  1049. ni_pi->arb_table_start = (u16)tmp;
  1050. ret = rv770_read_smc_sram_dword(rdev,
  1051. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1052. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1053. &tmp, pi->sram_end);
  1054. if (ret)
  1055. return ret;
  1056. ni_pi->cac_table_start = (u16)tmp;
  1057. ret = rv770_read_smc_sram_dword(rdev,
  1058. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1059. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1060. &tmp, pi->sram_end);
  1061. if (ret)
  1062. return ret;
  1063. ni_pi->spll_table_start = (u16)tmp;
  1064. return ret;
  1065. }
  1066. static void ni_read_clock_registers(struct radeon_device *rdev)
  1067. {
  1068. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1069. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1070. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1071. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1072. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1073. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1074. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1075. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1076. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1077. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1078. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1079. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1080. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1081. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1082. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1083. }
  1084. #if 0
  1085. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1086. {
  1087. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1088. if (pi->gfx_clock_gating) {
  1089. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1090. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1091. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1092. RREG32(GB_ADDR_CONFIG);
  1093. }
  1094. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1095. ~HOST_SMC_MSG_MASK);
  1096. udelay(25000);
  1097. return 0;
  1098. }
  1099. #endif
  1100. static void ni_program_response_times(struct radeon_device *rdev)
  1101. {
  1102. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1103. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1104. u32 reference_clock;
  1105. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1106. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1107. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1108. if (voltage_response_time == 0)
  1109. voltage_response_time = 1000;
  1110. if (backbias_response_time == 0)
  1111. backbias_response_time = 1000;
  1112. acpi_delay_time = 15000;
  1113. vbi_time_out = 100000;
  1114. reference_clock = radeon_get_xclk(rdev);
  1115. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1116. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1117. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1118. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1119. mclk_switch_limit = (460 * reference_clock) / 100;
  1120. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1121. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1122. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1123. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1124. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1125. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1126. }
  1127. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1128. struct atom_voltage_table *voltage_table,
  1129. NISLANDS_SMC_STATETABLE *table)
  1130. {
  1131. unsigned int i;
  1132. for (i = 0; i < voltage_table->count; i++) {
  1133. table->highSMIO[i] = 0;
  1134. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1135. }
  1136. }
  1137. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1138. NISLANDS_SMC_STATETABLE *table)
  1139. {
  1140. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1141. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1142. unsigned char i;
  1143. if (eg_pi->vddc_voltage_table.count) {
  1144. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1145. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1146. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1147. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1148. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1149. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1150. table->maxVDDCIndexInPPTable = i;
  1151. break;
  1152. }
  1153. }
  1154. }
  1155. if (eg_pi->vddci_voltage_table.count) {
  1156. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1157. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1158. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1159. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  1160. }
  1161. }
  1162. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1163. struct atom_voltage_table *table,
  1164. u16 value,
  1165. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1166. {
  1167. unsigned int i;
  1168. for (i = 0; i < table->count; i++) {
  1169. if (value <= table->entries[i].value) {
  1170. voltage->index = (u8)i;
  1171. voltage->value = cpu_to_be16(table->entries[i].value);
  1172. break;
  1173. }
  1174. }
  1175. if (i >= table->count)
  1176. return -EINVAL;
  1177. return 0;
  1178. }
  1179. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1180. u32 mclk,
  1181. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1182. {
  1183. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1184. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1185. if (!pi->mvdd_control) {
  1186. voltage->index = eg_pi->mvdd_high_index;
  1187. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1188. return;
  1189. }
  1190. if (mclk <= pi->mvdd_split_frequency) {
  1191. voltage->index = eg_pi->mvdd_low_index;
  1192. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1193. } else {
  1194. voltage->index = eg_pi->mvdd_high_index;
  1195. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1196. }
  1197. }
  1198. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1199. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1200. u16 *std_voltage)
  1201. {
  1202. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1203. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1204. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1205. else
  1206. *std_voltage = be16_to_cpu(voltage->value);
  1207. return 0;
  1208. }
  1209. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1210. u16 value, u8 index,
  1211. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1212. {
  1213. voltage->index = index;
  1214. voltage->value = cpu_to_be16(value);
  1215. }
  1216. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1217. {
  1218. u32 xclk_period;
  1219. u32 xclk = radeon_get_xclk(rdev);
  1220. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1221. xclk_period = (1000000000UL / xclk);
  1222. xclk_period /= 10000UL;
  1223. return tmp * xclk_period;
  1224. }
  1225. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1226. {
  1227. return (power_in_watts * scaling_factor) << 2;
  1228. }
  1229. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1230. struct radeon_ps *radeon_state,
  1231. u32 near_tdp_limit)
  1232. {
  1233. struct ni_ps *state = ni_get_ps(radeon_state);
  1234. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1235. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1236. u32 power_boost_limit = 0;
  1237. int ret;
  1238. if (ni_pi->enable_power_containment &&
  1239. ni_pi->use_power_boost_limit) {
  1240. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1241. u16 std_vddc_med;
  1242. u16 std_vddc_high;
  1243. u64 tmp, n, d;
  1244. if (state->performance_level_count < 3)
  1245. return 0;
  1246. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1247. state->performance_levels[state->performance_level_count - 2].vddc,
  1248. &vddc);
  1249. if (ret)
  1250. return 0;
  1251. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1252. if (ret)
  1253. return 0;
  1254. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1255. state->performance_levels[state->performance_level_count - 1].vddc,
  1256. &vddc);
  1257. if (ret)
  1258. return 0;
  1259. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1260. if (ret)
  1261. return 0;
  1262. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1263. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1264. tmp = div64_u64(n, d);
  1265. if (tmp >> 32)
  1266. return 0;
  1267. power_boost_limit = (u32)tmp;
  1268. }
  1269. return power_boost_limit;
  1270. }
  1271. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1272. bool adjust_polarity,
  1273. u32 tdp_adjustment,
  1274. u32 *tdp_limit,
  1275. u32 *near_tdp_limit)
  1276. {
  1277. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1278. return -EINVAL;
  1279. if (adjust_polarity) {
  1280. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1281. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1282. } else {
  1283. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1284. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1285. }
  1286. return 0;
  1287. }
  1288. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1289. struct radeon_ps *radeon_state)
  1290. {
  1291. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1292. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1293. if (ni_pi->enable_power_containment) {
  1294. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1295. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1296. u32 tdp_limit;
  1297. u32 near_tdp_limit;
  1298. u32 power_boost_limit;
  1299. int ret;
  1300. if (scaling_factor == 0)
  1301. return -EINVAL;
  1302. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1303. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1304. false, /* ??? */
  1305. rdev->pm.dpm.tdp_adjustment,
  1306. &tdp_limit,
  1307. &near_tdp_limit);
  1308. if (ret)
  1309. return ret;
  1310. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1311. near_tdp_limit);
  1312. smc_table->dpm2Params.TDPLimit =
  1313. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1314. smc_table->dpm2Params.NearTDPLimit =
  1315. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1316. smc_table->dpm2Params.SafePowerLimit =
  1317. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1318. scaling_factor));
  1319. smc_table->dpm2Params.PowerBoostLimit =
  1320. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1321. ret = rv770_copy_bytes_to_smc(rdev,
  1322. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1323. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1324. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1325. sizeof(u32) * 4, pi->sram_end);
  1326. if (ret)
  1327. return ret;
  1328. }
  1329. return 0;
  1330. }
  1331. int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1332. u32 arb_freq_src, u32 arb_freq_dest)
  1333. {
  1334. u32 mc_arb_dram_timing;
  1335. u32 mc_arb_dram_timing2;
  1336. u32 burst_time;
  1337. u32 mc_cg_config;
  1338. switch (arb_freq_src) {
  1339. case MC_CG_ARB_FREQ_F0:
  1340. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1341. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1342. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1343. break;
  1344. case MC_CG_ARB_FREQ_F1:
  1345. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1346. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1347. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1348. break;
  1349. case MC_CG_ARB_FREQ_F2:
  1350. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1351. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1352. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1353. break;
  1354. case MC_CG_ARB_FREQ_F3:
  1355. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1356. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1357. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1358. break;
  1359. default:
  1360. return -EINVAL;
  1361. }
  1362. switch (arb_freq_dest) {
  1363. case MC_CG_ARB_FREQ_F0:
  1364. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1365. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1366. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1367. break;
  1368. case MC_CG_ARB_FREQ_F1:
  1369. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1370. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1371. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1372. break;
  1373. case MC_CG_ARB_FREQ_F2:
  1374. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1375. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1376. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1377. break;
  1378. case MC_CG_ARB_FREQ_F3:
  1379. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1380. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1381. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1382. break;
  1383. default:
  1384. return -EINVAL;
  1385. }
  1386. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1387. WREG32(MC_CG_CONFIG, mc_cg_config);
  1388. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1389. return 0;
  1390. }
  1391. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1392. {
  1393. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1394. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1395. u32 tmp;
  1396. int ret;
  1397. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1398. &tmp, pi->sram_end);
  1399. if (ret)
  1400. return ret;
  1401. tmp &= 0x00FFFFFF;
  1402. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1403. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1404. tmp, pi->sram_end);
  1405. }
  1406. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1407. {
  1408. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1409. }
  1410. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1411. {
  1412. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1413. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1414. u32 tmp;
  1415. int ret;
  1416. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1417. &tmp, pi->sram_end);
  1418. if (ret)
  1419. return ret;
  1420. tmp = (tmp >> 24) & 0xff;
  1421. if (tmp == MC_CG_ARB_FREQ_F0)
  1422. return 0;
  1423. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1424. }
  1425. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1426. struct rv7xx_pl *pl,
  1427. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1428. {
  1429. u32 dram_timing;
  1430. u32 dram_timing2;
  1431. arb_regs->mc_arb_rfsh_rate =
  1432. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1433. radeon_atom_set_engine_dram_timings(rdev, pl->sclk, pl->mclk);
  1434. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1435. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1436. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1437. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1438. return 0;
  1439. }
  1440. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1441. struct radeon_ps *radeon_state,
  1442. unsigned int first_arb_set)
  1443. {
  1444. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1445. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1446. struct ni_ps *state = ni_get_ps(radeon_state);
  1447. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1448. int i, ret = 0;
  1449. for (i = 0; i < state->performance_level_count; i++) {
  1450. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1451. if (ret)
  1452. break;
  1453. ret = rv770_copy_bytes_to_smc(rdev,
  1454. (u16)(ni_pi->arb_table_start +
  1455. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1456. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1457. (u8 *)&arb_regs,
  1458. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1459. pi->sram_end);
  1460. if (ret)
  1461. break;
  1462. }
  1463. return ret;
  1464. }
  1465. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1466. struct radeon_ps *radeon_new_state)
  1467. {
  1468. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1469. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1470. }
  1471. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1472. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1473. {
  1474. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1475. voltage->index = eg_pi->mvdd_high_index;
  1476. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1477. }
  1478. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1479. struct radeon_ps *radeon_initial_state,
  1480. NISLANDS_SMC_STATETABLE *table)
  1481. {
  1482. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1483. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1484. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1485. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1486. u32 reg;
  1487. int ret;
  1488. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1489. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1490. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1491. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1492. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1493. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1494. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1495. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1496. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1497. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1498. table->initialState.levels[0].mclk.vDLL_CNTL =
  1499. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1500. table->initialState.levels[0].mclk.vMPLL_SS =
  1501. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1502. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1503. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1504. table->initialState.levels[0].mclk.mclk_value =
  1505. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1506. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1507. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1508. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1509. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1510. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1511. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1512. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1513. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1514. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1515. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1516. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1517. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1518. table->initialState.levels[0].sclk.sclk_value =
  1519. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1520. table->initialState.levels[0].arbRefreshState =
  1521. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1522. table->initialState.levels[0].ACIndex = 0;
  1523. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1524. initial_state->performance_levels[0].vddc,
  1525. &table->initialState.levels[0].vddc);
  1526. if (!ret) {
  1527. u16 std_vddc;
  1528. ret = ni_get_std_voltage_value(rdev,
  1529. &table->initialState.levels[0].vddc,
  1530. &std_vddc);
  1531. if (!ret)
  1532. ni_populate_std_voltage_value(rdev, std_vddc,
  1533. table->initialState.levels[0].vddc.index,
  1534. &table->initialState.levels[0].std_vddc);
  1535. }
  1536. if (eg_pi->vddci_control)
  1537. ni_populate_voltage_value(rdev,
  1538. &eg_pi->vddci_voltage_table,
  1539. initial_state->performance_levels[0].vddci,
  1540. &table->initialState.levels[0].vddci);
  1541. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1542. reg = CG_R(0xffff) | CG_L(0);
  1543. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1544. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1545. if (pi->boot_in_gen2)
  1546. table->initialState.levels[0].gen2PCIE = 1;
  1547. else
  1548. table->initialState.levels[0].gen2PCIE = 0;
  1549. if (pi->mem_gddr5) {
  1550. table->initialState.levels[0].strobeMode =
  1551. cypress_get_strobe_mode_settings(rdev,
  1552. initial_state->performance_levels[0].mclk);
  1553. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1554. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1555. else
  1556. table->initialState.levels[0].mcFlags = 0;
  1557. }
  1558. table->initialState.levelCount = 1;
  1559. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1560. table->initialState.levels[0].dpm2.MaxPS = 0;
  1561. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1562. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1563. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1564. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1565. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1566. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1567. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1568. return 0;
  1569. }
  1570. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1571. NISLANDS_SMC_STATETABLE *table)
  1572. {
  1573. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1574. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1575. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1576. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1577. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1578. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1579. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1580. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1581. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1582. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1583. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1584. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1585. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1586. u32 reg;
  1587. int ret;
  1588. table->ACPIState = table->initialState;
  1589. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1590. if (pi->acpi_vddc) {
  1591. ret = ni_populate_voltage_value(rdev,
  1592. &eg_pi->vddc_voltage_table,
  1593. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1594. if (!ret) {
  1595. u16 std_vddc;
  1596. ret = ni_get_std_voltage_value(rdev,
  1597. &table->ACPIState.levels[0].vddc, &std_vddc);
  1598. if (!ret)
  1599. ni_populate_std_voltage_value(rdev, std_vddc,
  1600. table->ACPIState.levels[0].vddc.index,
  1601. &table->ACPIState.levels[0].std_vddc);
  1602. }
  1603. if (pi->pcie_gen2) {
  1604. if (pi->acpi_pcie_gen2)
  1605. table->ACPIState.levels[0].gen2PCIE = 1;
  1606. else
  1607. table->ACPIState.levels[0].gen2PCIE = 0;
  1608. } else {
  1609. table->ACPIState.levels[0].gen2PCIE = 0;
  1610. }
  1611. } else {
  1612. ret = ni_populate_voltage_value(rdev,
  1613. &eg_pi->vddc_voltage_table,
  1614. pi->min_vddc_in_table,
  1615. &table->ACPIState.levels[0].vddc);
  1616. if (!ret) {
  1617. u16 std_vddc;
  1618. ret = ni_get_std_voltage_value(rdev,
  1619. &table->ACPIState.levels[0].vddc,
  1620. &std_vddc);
  1621. if (!ret)
  1622. ni_populate_std_voltage_value(rdev, std_vddc,
  1623. table->ACPIState.levels[0].vddc.index,
  1624. &table->ACPIState.levels[0].std_vddc);
  1625. }
  1626. table->ACPIState.levels[0].gen2PCIE = 0;
  1627. }
  1628. if (eg_pi->acpi_vddci) {
  1629. if (eg_pi->vddci_control)
  1630. ni_populate_voltage_value(rdev,
  1631. &eg_pi->vddci_voltage_table,
  1632. eg_pi->acpi_vddci,
  1633. &table->ACPIState.levels[0].vddci);
  1634. }
  1635. mpll_ad_func_cntl &= ~PDNB;
  1636. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1637. if (pi->mem_gddr5)
  1638. mpll_dq_func_cntl &= ~PDNB;
  1639. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1640. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1641. MRDCKA1_RESET |
  1642. MRDCKB0_RESET |
  1643. MRDCKB1_RESET |
  1644. MRDCKC0_RESET |
  1645. MRDCKC1_RESET |
  1646. MRDCKD0_RESET |
  1647. MRDCKD1_RESET);
  1648. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1649. MRDCKA1_PDNB |
  1650. MRDCKB0_PDNB |
  1651. MRDCKB1_PDNB |
  1652. MRDCKC0_PDNB |
  1653. MRDCKC1_PDNB |
  1654. MRDCKD0_PDNB |
  1655. MRDCKD1_PDNB);
  1656. dll_cntl |= (MRDCKA0_BYPASS |
  1657. MRDCKA1_BYPASS |
  1658. MRDCKB0_BYPASS |
  1659. MRDCKB1_BYPASS |
  1660. MRDCKC0_BYPASS |
  1661. MRDCKC1_BYPASS |
  1662. MRDCKD0_BYPASS |
  1663. MRDCKD1_BYPASS);
  1664. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1665. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1666. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1667. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1668. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1669. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1670. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1671. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1672. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1673. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1674. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1675. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1676. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1677. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1678. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1679. if (eg_pi->dynamic_ac_timing)
  1680. table->ACPIState.levels[0].ACIndex = 1;
  1681. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1682. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1683. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1684. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1685. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1686. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1687. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1688. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1689. return 0;
  1690. }
  1691. static int ni_init_smc_table(struct radeon_device *rdev)
  1692. {
  1693. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1694. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1695. int ret;
  1696. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1697. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1698. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1699. ni_populate_smc_voltage_tables(rdev, table);
  1700. switch (rdev->pm.int_thermal_type) {
  1701. case THERMAL_TYPE_NI:
  1702. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1703. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1704. break;
  1705. case THERMAL_TYPE_NONE:
  1706. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1707. break;
  1708. default:
  1709. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1710. break;
  1711. }
  1712. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1713. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1714. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1715. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1716. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1717. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1718. if (pi->mem_gddr5)
  1719. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1720. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1721. if (ret)
  1722. return ret;
  1723. ret = ni_populate_smc_acpi_state(rdev, table);
  1724. if (ret)
  1725. return ret;
  1726. table->driverState = table->initialState;
  1727. table->ULVState = table->initialState;
  1728. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1729. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1730. if (ret)
  1731. return ret;
  1732. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1733. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1734. }
  1735. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1736. u32 engine_clock,
  1737. NISLANDS_SMC_SCLK_VALUE *sclk)
  1738. {
  1739. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1740. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1741. struct atom_clock_dividers dividers;
  1742. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1743. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1744. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1745. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1746. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1747. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1748. u64 tmp;
  1749. u32 reference_clock = rdev->clock.spll.reference_freq;
  1750. u32 reference_divider;
  1751. u32 fbdiv;
  1752. int ret;
  1753. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1754. engine_clock, false, &dividers);
  1755. if (ret)
  1756. return ret;
  1757. reference_divider = 1 + dividers.ref_div;
  1758. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1759. do_div(tmp, reference_clock);
  1760. fbdiv = (u32) tmp;
  1761. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1762. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1763. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1764. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1765. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1766. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1767. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1768. spll_func_cntl_3 |= SPLL_DITHEN;
  1769. if (pi->sclk_ss) {
  1770. struct radeon_atom_ss ss;
  1771. u32 vco_freq = engine_clock * dividers.post_div;
  1772. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1773. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1774. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1775. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1776. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1777. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1778. cg_spll_spread_spectrum |= SSEN;
  1779. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1780. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1781. }
  1782. }
  1783. sclk->sclk_value = engine_clock;
  1784. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1785. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1786. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1787. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1788. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1789. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1790. return 0;
  1791. }
  1792. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1793. u32 engine_clock,
  1794. NISLANDS_SMC_SCLK_VALUE *sclk)
  1795. {
  1796. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1797. int ret;
  1798. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1799. if (!ret) {
  1800. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1801. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1802. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1803. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1804. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1805. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1806. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1807. }
  1808. return ret;
  1809. }
  1810. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1811. {
  1812. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1813. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1814. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1815. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1816. u32 fb_div;
  1817. u32 p_div;
  1818. u32 clk_s;
  1819. u32 clk_v;
  1820. u32 sclk = 0;
  1821. int i, ret;
  1822. u32 tmp;
  1823. if (ni_pi->spll_table_start == 0)
  1824. return -EINVAL;
  1825. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1826. if (spll_table == NULL)
  1827. return -ENOMEM;
  1828. for (i = 0; i < 256; i++) {
  1829. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1830. if (ret)
  1831. break;
  1832. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1833. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1834. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1835. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1836. fb_div &= ~0x00001FFF;
  1837. fb_div >>= 1;
  1838. clk_v >>= 6;
  1839. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1840. ret = -EINVAL;
  1841. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1842. ret = -EINVAL;
  1843. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1844. ret = -EINVAL;
  1845. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1846. ret = -EINVAL;
  1847. if (ret)
  1848. break;
  1849. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1850. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1851. spll_table->freq[i] = cpu_to_be32(tmp);
  1852. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1853. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1854. spll_table->ss[i] = cpu_to_be32(tmp);
  1855. sclk += 512;
  1856. }
  1857. if (!ret)
  1858. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1859. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1860. kfree(spll_table);
  1861. return ret;
  1862. }
  1863. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1864. u32 engine_clock,
  1865. u32 memory_clock,
  1866. NISLANDS_SMC_MCLK_VALUE *mclk,
  1867. bool strobe_mode,
  1868. bool dll_state_on)
  1869. {
  1870. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1871. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1872. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1873. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1874. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1875. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1876. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1877. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1878. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1879. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1880. struct atom_clock_dividers dividers;
  1881. u32 ibias;
  1882. u32 dll_speed;
  1883. int ret;
  1884. u32 mc_seq_misc7;
  1885. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1886. memory_clock, strobe_mode, &dividers);
  1887. if (ret)
  1888. return ret;
  1889. if (!strobe_mode) {
  1890. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1891. if (mc_seq_misc7 & 0x8000000)
  1892. dividers.post_div = 1;
  1893. }
  1894. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1895. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1896. YCLK_POST_DIV_MASK |
  1897. CLKF_MASK |
  1898. CLKFRAC_MASK |
  1899. IBIAS_MASK);
  1900. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1901. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1902. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1903. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1904. mpll_ad_func_cntl |= IBIAS(ibias);
  1905. if (dividers.vco_mode)
  1906. mpll_ad_func_cntl_2 |= VCO_MODE;
  1907. else
  1908. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1909. if (pi->mem_gddr5) {
  1910. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1911. YCLK_POST_DIV_MASK |
  1912. CLKF_MASK |
  1913. CLKFRAC_MASK |
  1914. IBIAS_MASK);
  1915. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1916. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1917. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1918. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1919. mpll_dq_func_cntl |= IBIAS(ibias);
  1920. if (strobe_mode)
  1921. mpll_dq_func_cntl &= ~PDNB;
  1922. else
  1923. mpll_dq_func_cntl |= PDNB;
  1924. if (dividers.vco_mode)
  1925. mpll_dq_func_cntl_2 |= VCO_MODE;
  1926. else
  1927. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1928. }
  1929. if (pi->mclk_ss) {
  1930. struct radeon_atom_ss ss;
  1931. u32 vco_freq = memory_clock * dividers.post_div;
  1932. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1933. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1934. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1935. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1936. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1937. u32 clk_v = ss.percentage *
  1938. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1939. mpll_ss1 &= ~CLKV_MASK;
  1940. mpll_ss1 |= CLKV(clk_v);
  1941. mpll_ss2 &= ~CLKS_MASK;
  1942. mpll_ss2 |= CLKS(clk_s);
  1943. }
  1944. }
  1945. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1946. memory_clock);
  1947. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1948. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1949. if (dll_state_on)
  1950. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1951. MRDCKA1_PDNB |
  1952. MRDCKB0_PDNB |
  1953. MRDCKB1_PDNB |
  1954. MRDCKC0_PDNB |
  1955. MRDCKC1_PDNB |
  1956. MRDCKD0_PDNB |
  1957. MRDCKD1_PDNB);
  1958. else
  1959. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1960. MRDCKA1_PDNB |
  1961. MRDCKB0_PDNB |
  1962. MRDCKB1_PDNB |
  1963. MRDCKC0_PDNB |
  1964. MRDCKC1_PDNB |
  1965. MRDCKD0_PDNB |
  1966. MRDCKD1_PDNB);
  1967. mclk->mclk_value = cpu_to_be32(memory_clock);
  1968. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1969. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1970. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1971. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1972. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1973. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  1974. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  1975. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  1976. return 0;
  1977. }
  1978. static void ni_populate_smc_sp(struct radeon_device *rdev,
  1979. struct radeon_ps *radeon_state,
  1980. NISLANDS_SMC_SWSTATE *smc_state)
  1981. {
  1982. struct ni_ps *ps = ni_get_ps(radeon_state);
  1983. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1984. int i;
  1985. for (i = 0; i < ps->performance_level_count - 1; i++)
  1986. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  1987. smc_state->levels[ps->performance_level_count - 1].bSP =
  1988. cpu_to_be32(pi->psp);
  1989. }
  1990. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  1991. struct rv7xx_pl *pl,
  1992. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  1993. {
  1994. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1995. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1996. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1997. int ret;
  1998. bool dll_state_on;
  1999. u16 std_vddc;
  2000. u32 tmp = RREG32(DC_STUTTER_CNTL);
  2001. level->gen2PCIE = pi->pcie_gen2 ?
  2002. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  2003. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  2004. if (ret)
  2005. return ret;
  2006. level->mcFlags = 0;
  2007. if (pi->mclk_stutter_mode_threshold &&
  2008. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  2009. !eg_pi->uvd_enabled &&
  2010. (tmp & DC_STUTTER_ENABLE_A) &&
  2011. (tmp & DC_STUTTER_ENABLE_B))
  2012. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  2013. if (pi->mem_gddr5) {
  2014. if (pl->mclk > pi->mclk_edc_enable_threshold)
  2015. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  2016. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  2017. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  2018. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  2019. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  2020. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2021. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2022. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2023. else
  2024. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2025. } else {
  2026. dll_state_on = false;
  2027. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2028. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2029. }
  2030. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2031. &level->mclk,
  2032. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2033. dll_state_on);
  2034. } else
  2035. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2036. if (ret)
  2037. return ret;
  2038. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2039. pl->vddc, &level->vddc);
  2040. if (ret)
  2041. return ret;
  2042. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2043. if (ret)
  2044. return ret;
  2045. ni_populate_std_voltage_value(rdev, std_vddc,
  2046. level->vddc.index, &level->std_vddc);
  2047. if (eg_pi->vddci_control) {
  2048. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2049. pl->vddci, &level->vddci);
  2050. if (ret)
  2051. return ret;
  2052. }
  2053. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2054. return ret;
  2055. }
  2056. static int ni_populate_smc_t(struct radeon_device *rdev,
  2057. struct radeon_ps *radeon_state,
  2058. NISLANDS_SMC_SWSTATE *smc_state)
  2059. {
  2060. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2061. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2062. struct ni_ps *state = ni_get_ps(radeon_state);
  2063. u32 a_t;
  2064. u32 t_l, t_h;
  2065. u32 high_bsp;
  2066. int i, ret;
  2067. if (state->performance_level_count >= 9)
  2068. return -EINVAL;
  2069. if (state->performance_level_count < 2) {
  2070. a_t = CG_R(0xffff) | CG_L(0);
  2071. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2072. return 0;
  2073. }
  2074. smc_state->levels[0].aT = cpu_to_be32(0);
  2075. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2076. if (eg_pi->uvd_enabled)
  2077. ret = r600_calculate_at(
  2078. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2079. 100 * R600_AH_DFLT,
  2080. state->performance_levels[i + 1].sclk,
  2081. state->performance_levels[i].sclk,
  2082. &t_l,
  2083. &t_h);
  2084. else
  2085. ret = r600_calculate_at(
  2086. 1000 * (i + 1),
  2087. 100 * R600_AH_DFLT,
  2088. state->performance_levels[i + 1].sclk,
  2089. state->performance_levels[i].sclk,
  2090. &t_l,
  2091. &t_h);
  2092. if (ret) {
  2093. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2094. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2095. }
  2096. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2097. a_t |= CG_R(t_l * pi->bsp / 20000);
  2098. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2099. high_bsp = (i == state->performance_level_count - 2) ?
  2100. pi->pbsp : pi->bsp;
  2101. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2102. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2103. }
  2104. return 0;
  2105. }
  2106. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2107. struct radeon_ps *radeon_state,
  2108. NISLANDS_SMC_SWSTATE *smc_state)
  2109. {
  2110. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2111. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2112. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2113. struct ni_ps *state = ni_get_ps(radeon_state);
  2114. u32 prev_sclk;
  2115. u32 max_sclk;
  2116. u32 min_sclk;
  2117. int i, ret;
  2118. u32 tdp_limit;
  2119. u32 near_tdp_limit;
  2120. u32 power_boost_limit;
  2121. u8 max_ps_percent;
  2122. if (ni_pi->enable_power_containment == false)
  2123. return 0;
  2124. if (state->performance_level_count == 0)
  2125. return -EINVAL;
  2126. if (smc_state->levelCount != state->performance_level_count)
  2127. return -EINVAL;
  2128. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2129. false, /* ??? */
  2130. rdev->pm.dpm.tdp_adjustment,
  2131. &tdp_limit,
  2132. &near_tdp_limit);
  2133. if (ret)
  2134. return ret;
  2135. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2136. ret = rv770_write_smc_sram_dword(rdev,
  2137. pi->state_table_start +
  2138. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2139. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2140. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2141. pi->sram_end);
  2142. if (ret)
  2143. power_boost_limit = 0;
  2144. smc_state->levels[0].dpm2.MaxPS = 0;
  2145. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2146. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2147. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2148. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2149. for (i = 1; i < state->performance_level_count; i++) {
  2150. prev_sclk = state->performance_levels[i-1].sclk;
  2151. max_sclk = state->performance_levels[i].sclk;
  2152. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2153. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2154. if (max_sclk < prev_sclk)
  2155. return -EINVAL;
  2156. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2157. min_sclk = max_sclk;
  2158. else if (1 == i)
  2159. min_sclk = prev_sclk;
  2160. else
  2161. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2162. if (min_sclk < state->performance_levels[0].sclk)
  2163. min_sclk = state->performance_levels[0].sclk;
  2164. if (min_sclk == 0)
  2165. return -EINVAL;
  2166. smc_state->levels[i].dpm2.MaxPS =
  2167. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2168. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2169. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2170. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2171. smc_state->levels[i].stateFlags |=
  2172. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2173. PPSMC_STATEFLAG_POWERBOOST : 0;
  2174. }
  2175. return 0;
  2176. }
  2177. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2178. struct radeon_ps *radeon_state,
  2179. NISLANDS_SMC_SWSTATE *smc_state)
  2180. {
  2181. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2182. struct ni_ps *state = ni_get_ps(radeon_state);
  2183. u32 sq_power_throttle;
  2184. u32 sq_power_throttle2;
  2185. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2186. int i;
  2187. if (state->performance_level_count == 0)
  2188. return -EINVAL;
  2189. if (smc_state->levelCount != state->performance_level_count)
  2190. return -EINVAL;
  2191. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2192. return -EINVAL;
  2193. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2194. enable_sq_ramping = false;
  2195. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2196. enable_sq_ramping = false;
  2197. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2198. enable_sq_ramping = false;
  2199. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2200. enable_sq_ramping = false;
  2201. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2202. enable_sq_ramping = false;
  2203. for (i = 0; i < state->performance_level_count; i++) {
  2204. sq_power_throttle = 0;
  2205. sq_power_throttle2 = 0;
  2206. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2207. enable_sq_ramping) {
  2208. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2209. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2210. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2211. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2212. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2213. } else {
  2214. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2215. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2216. }
  2217. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2218. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2219. }
  2220. return 0;
  2221. }
  2222. static int ni_enable_power_containment(struct radeon_device *rdev,
  2223. struct radeon_ps *radeon_new_state,
  2224. bool enable)
  2225. {
  2226. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2227. PPSMC_Result smc_result;
  2228. int ret = 0;
  2229. if (ni_pi->enable_power_containment) {
  2230. if (enable) {
  2231. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2232. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2233. if (smc_result != PPSMC_Result_OK) {
  2234. ret = -EINVAL;
  2235. ni_pi->pc_enabled = false;
  2236. } else {
  2237. ni_pi->pc_enabled = true;
  2238. }
  2239. }
  2240. } else {
  2241. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2242. if (smc_result != PPSMC_Result_OK)
  2243. ret = -EINVAL;
  2244. ni_pi->pc_enabled = false;
  2245. }
  2246. }
  2247. return ret;
  2248. }
  2249. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2250. struct radeon_ps *radeon_state,
  2251. NISLANDS_SMC_SWSTATE *smc_state)
  2252. {
  2253. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2254. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2255. struct ni_ps *state = ni_get_ps(radeon_state);
  2256. int i, ret;
  2257. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2258. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2259. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2260. smc_state->levelCount = 0;
  2261. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2262. return -EINVAL;
  2263. for (i = 0; i < state->performance_level_count; i++) {
  2264. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2265. &smc_state->levels[i]);
  2266. smc_state->levels[i].arbRefreshState =
  2267. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2268. if (ret)
  2269. return ret;
  2270. if (ni_pi->enable_power_containment)
  2271. smc_state->levels[i].displayWatermark =
  2272. (state->performance_levels[i].sclk < threshold) ?
  2273. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2274. else
  2275. smc_state->levels[i].displayWatermark = (i < 2) ?
  2276. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2277. if (eg_pi->dynamic_ac_timing)
  2278. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2279. else
  2280. smc_state->levels[i].ACIndex = 0;
  2281. smc_state->levelCount++;
  2282. }
  2283. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2284. cpu_to_be32(threshold / 512));
  2285. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2286. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2287. if (ret)
  2288. ni_pi->enable_power_containment = false;
  2289. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2290. if (ret)
  2291. ni_pi->enable_sq_ramping = false;
  2292. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2293. }
  2294. static int ni_upload_sw_state(struct radeon_device *rdev,
  2295. struct radeon_ps *radeon_new_state)
  2296. {
  2297. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2298. u16 address = pi->state_table_start +
  2299. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2300. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2301. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2302. int ret;
  2303. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2304. if (smc_state == NULL)
  2305. return -ENOMEM;
  2306. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2307. if (ret)
  2308. goto done;
  2309. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2310. done:
  2311. kfree(smc_state);
  2312. return ret;
  2313. }
  2314. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2315. struct ni_mc_reg_table *table)
  2316. {
  2317. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2318. u8 i, j, k;
  2319. u32 temp_reg;
  2320. for (i = 0, j = table->last; i < table->last; i++) {
  2321. switch (table->mc_reg_address[i].s1) {
  2322. case MC_SEQ_MISC1 >> 2:
  2323. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2324. return -EINVAL;
  2325. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2326. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2327. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2328. for (k = 0; k < table->num_entries; k++)
  2329. table->mc_reg_table_entry[k].mc_data[j] =
  2330. ((temp_reg & 0xffff0000)) |
  2331. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2332. j++;
  2333. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2334. return -EINVAL;
  2335. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2336. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2337. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2338. for(k = 0; k < table->num_entries; k++) {
  2339. table->mc_reg_table_entry[k].mc_data[j] =
  2340. (temp_reg & 0xffff0000) |
  2341. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2342. if (!pi->mem_gddr5)
  2343. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2344. }
  2345. j++;
  2346. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2347. return -EINVAL;
  2348. break;
  2349. case MC_SEQ_RESERVE_M >> 2:
  2350. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2351. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2352. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2353. for (k = 0; k < table->num_entries; k++)
  2354. table->mc_reg_table_entry[k].mc_data[j] =
  2355. (temp_reg & 0xffff0000) |
  2356. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2357. j++;
  2358. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2359. return -EINVAL;
  2360. break;
  2361. default:
  2362. break;
  2363. }
  2364. }
  2365. table->last = j;
  2366. return 0;
  2367. }
  2368. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2369. {
  2370. bool result = true;
  2371. switch (in_reg) {
  2372. case MC_SEQ_RAS_TIMING >> 2:
  2373. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2374. break;
  2375. case MC_SEQ_CAS_TIMING >> 2:
  2376. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2377. break;
  2378. case MC_SEQ_MISC_TIMING >> 2:
  2379. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2380. break;
  2381. case MC_SEQ_MISC_TIMING2 >> 2:
  2382. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2383. break;
  2384. case MC_SEQ_RD_CTL_D0 >> 2:
  2385. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2386. break;
  2387. case MC_SEQ_RD_CTL_D1 >> 2:
  2388. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2389. break;
  2390. case MC_SEQ_WR_CTL_D0 >> 2:
  2391. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2392. break;
  2393. case MC_SEQ_WR_CTL_D1 >> 2:
  2394. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2395. break;
  2396. case MC_PMG_CMD_EMRS >> 2:
  2397. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2398. break;
  2399. case MC_PMG_CMD_MRS >> 2:
  2400. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2401. break;
  2402. case MC_PMG_CMD_MRS1 >> 2:
  2403. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2404. break;
  2405. case MC_SEQ_PMG_TIMING >> 2:
  2406. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2407. break;
  2408. case MC_PMG_CMD_MRS2 >> 2:
  2409. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2410. break;
  2411. default:
  2412. result = false;
  2413. break;
  2414. }
  2415. return result;
  2416. }
  2417. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2418. {
  2419. u8 i, j;
  2420. for (i = 0; i < table->last; i++) {
  2421. for (j = 1; j < table->num_entries; j++) {
  2422. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2423. table->valid_flag |= 1 << i;
  2424. break;
  2425. }
  2426. }
  2427. }
  2428. }
  2429. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2430. {
  2431. u32 i;
  2432. u16 address;
  2433. for (i = 0; i < table->last; i++)
  2434. table->mc_reg_address[i].s0 =
  2435. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2436. address : table->mc_reg_address[i].s1;
  2437. }
  2438. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2439. struct ni_mc_reg_table *ni_table)
  2440. {
  2441. u8 i, j;
  2442. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2443. return -EINVAL;
  2444. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2445. return -EINVAL;
  2446. for (i = 0; i < table->last; i++)
  2447. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2448. ni_table->last = table->last;
  2449. for (i = 0; i < table->num_entries; i++) {
  2450. ni_table->mc_reg_table_entry[i].mclk_max =
  2451. table->mc_reg_table_entry[i].mclk_max;
  2452. for (j = 0; j < table->last; j++)
  2453. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2454. table->mc_reg_table_entry[i].mc_data[j];
  2455. }
  2456. ni_table->num_entries = table->num_entries;
  2457. return 0;
  2458. }
  2459. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2460. {
  2461. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2462. int ret;
  2463. struct atom_mc_reg_table *table;
  2464. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2465. u8 module_index = rv770_get_memory_module_index(rdev);
  2466. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2467. if (!table)
  2468. return -ENOMEM;
  2469. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2470. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2471. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2472. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2473. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2474. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2475. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2476. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2477. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2478. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2479. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2480. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2481. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2482. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2483. if (ret)
  2484. goto init_mc_done;
  2485. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2486. if (ret)
  2487. goto init_mc_done;
  2488. ni_set_s0_mc_reg_index(ni_table);
  2489. ret = ni_set_mc_special_registers(rdev, ni_table);
  2490. if (ret)
  2491. goto init_mc_done;
  2492. ni_set_valid_flag(ni_table);
  2493. init_mc_done:
  2494. kfree(table);
  2495. return ret;
  2496. }
  2497. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2498. SMC_NIslands_MCRegisters *mc_reg_table)
  2499. {
  2500. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2501. u32 i, j;
  2502. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2503. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2504. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2505. break;
  2506. mc_reg_table->address[i].s0 =
  2507. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2508. mc_reg_table->address[i].s1 =
  2509. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2510. i++;
  2511. }
  2512. }
  2513. mc_reg_table->last = (u8)i;
  2514. }
  2515. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2516. SMC_NIslands_MCRegisterSet *data,
  2517. u32 num_entries, u32 valid_flag)
  2518. {
  2519. u32 i, j;
  2520. for (i = 0, j = 0; j < num_entries; j++) {
  2521. if (valid_flag & (1 << j)) {
  2522. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2523. i++;
  2524. }
  2525. }
  2526. }
  2527. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2528. struct rv7xx_pl *pl,
  2529. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2530. {
  2531. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2532. u32 i = 0;
  2533. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2534. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2535. break;
  2536. }
  2537. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2538. --i;
  2539. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2540. mc_reg_table_data,
  2541. ni_pi->mc_reg_table.last,
  2542. ni_pi->mc_reg_table.valid_flag);
  2543. }
  2544. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2545. struct radeon_ps *radeon_state,
  2546. SMC_NIslands_MCRegisters *mc_reg_table)
  2547. {
  2548. struct ni_ps *state = ni_get_ps(radeon_state);
  2549. int i;
  2550. for (i = 0; i < state->performance_level_count; i++) {
  2551. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2552. &state->performance_levels[i],
  2553. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2554. }
  2555. }
  2556. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2557. struct radeon_ps *radeon_boot_state)
  2558. {
  2559. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2560. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2561. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2562. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2563. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2564. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2565. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2566. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2567. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2568. &mc_reg_table->data[0]);
  2569. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2570. &mc_reg_table->data[1],
  2571. ni_pi->mc_reg_table.last,
  2572. ni_pi->mc_reg_table.valid_flag);
  2573. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2574. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2575. (u8 *)mc_reg_table,
  2576. sizeof(SMC_NIslands_MCRegisters),
  2577. pi->sram_end);
  2578. }
  2579. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2580. struct radeon_ps *radeon_new_state)
  2581. {
  2582. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2583. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2584. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2585. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2586. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2587. u16 address;
  2588. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2589. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2590. address = eg_pi->mc_reg_table_start +
  2591. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2592. return rv770_copy_bytes_to_smc(rdev, address,
  2593. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2594. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2595. pi->sram_end);
  2596. }
  2597. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2598. PP_NIslands_CACTABLES *cac_tables)
  2599. {
  2600. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2601. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2602. u32 leakage = 0;
  2603. unsigned int i, j, table_size;
  2604. s32 t;
  2605. u32 smc_leakage, max_leakage = 0;
  2606. u32 scaling_factor;
  2607. table_size = eg_pi->vddc_voltage_table.count;
  2608. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2609. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2610. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2611. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2612. for (j = 0; j < table_size; j++) {
  2613. t = (1000 * ((i + 1) * 8));
  2614. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2615. t = ni_pi->cac_data.leakage_minimum_temperature;
  2616. ni_calculate_leakage_for_v_and_t(rdev,
  2617. &ni_pi->cac_data.leakage_coefficients,
  2618. eg_pi->vddc_voltage_table.entries[j].value,
  2619. t,
  2620. ni_pi->cac_data.i_leakage,
  2621. &leakage);
  2622. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2623. if (smc_leakage > max_leakage)
  2624. max_leakage = smc_leakage;
  2625. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2626. }
  2627. }
  2628. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2629. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2630. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2631. }
  2632. return 0;
  2633. }
  2634. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2635. PP_NIslands_CACTABLES *cac_tables)
  2636. {
  2637. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2638. struct radeon_cac_leakage_table *leakage_table =
  2639. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2640. u32 i, j, table_size;
  2641. u32 smc_leakage, max_leakage = 0;
  2642. u32 scaling_factor;
  2643. if (!leakage_table)
  2644. return -EINVAL;
  2645. table_size = leakage_table->count;
  2646. if (eg_pi->vddc_voltage_table.count != table_size)
  2647. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2648. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2649. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2650. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2651. if (table_size == 0)
  2652. return -EINVAL;
  2653. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2654. for (j = 0; j < table_size; j++) {
  2655. smc_leakage = leakage_table->entries[j].leakage;
  2656. if (smc_leakage > max_leakage)
  2657. max_leakage = smc_leakage;
  2658. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2659. cac_tables->cac_lkge_lut[i][j] =
  2660. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2661. }
  2662. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2663. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2664. cac_tables->cac_lkge_lut[i][j] =
  2665. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2666. }
  2667. return 0;
  2668. }
  2669. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2670. {
  2671. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2672. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2673. PP_NIslands_CACTABLES *cac_tables = NULL;
  2674. int i, ret;
  2675. u32 reg;
  2676. if (ni_pi->enable_cac == false)
  2677. return 0;
  2678. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2679. if (!cac_tables)
  2680. return -ENOMEM;
  2681. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2682. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2683. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2684. WREG32(CG_CAC_CTRL, reg);
  2685. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2686. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2687. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2688. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2689. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2690. ni_pi->cac_data.pwr_const = 0;
  2691. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2692. ni_pi->cac_data.bif_cac_value = 0;
  2693. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2694. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2695. ni_pi->cac_data.allow_ovrflw = 0;
  2696. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2697. ni_pi->cac_data.num_win_tdp = 0;
  2698. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2699. if (ni_pi->driver_calculate_cac_leakage)
  2700. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2701. else
  2702. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2703. if (ret)
  2704. goto done_free;
  2705. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2706. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2707. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2708. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2709. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2710. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2711. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2712. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2713. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2714. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2715. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2716. done_free:
  2717. if (ret) {
  2718. ni_pi->enable_cac = false;
  2719. ni_pi->enable_power_containment = false;
  2720. }
  2721. kfree(cac_tables);
  2722. return 0;
  2723. }
  2724. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2725. {
  2726. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2727. u32 reg;
  2728. if (!ni_pi->enable_cac ||
  2729. !ni_pi->cac_configuration_required)
  2730. return 0;
  2731. if (ni_pi->cac_weights == NULL)
  2732. return -EINVAL;
  2733. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2734. WEIGHT_TCP_SIG1_MASK |
  2735. WEIGHT_TA_SIG_MASK);
  2736. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2737. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2738. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2739. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2740. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2741. WEIGHT_TCC_EN1_MASK |
  2742. WEIGHT_TCC_EN2_MASK);
  2743. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2744. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2745. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2746. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2747. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2748. WEIGHT_CB_EN1_MASK |
  2749. WEIGHT_CB_EN2_MASK |
  2750. WEIGHT_CB_EN3_MASK);
  2751. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2752. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2753. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2754. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2755. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2756. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2757. WEIGHT_DB_SIG1_MASK |
  2758. WEIGHT_DB_SIG2_MASK |
  2759. WEIGHT_DB_SIG3_MASK);
  2760. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2761. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2762. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2763. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2764. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2765. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2766. WEIGHT_SXM_SIG1_MASK |
  2767. WEIGHT_SXM_SIG2_MASK |
  2768. WEIGHT_SXS_SIG0_MASK |
  2769. WEIGHT_SXS_SIG1_MASK);
  2770. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2771. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2772. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2773. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2774. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2775. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2776. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2777. WEIGHT_XBR_1_MASK |
  2778. WEIGHT_XBR_2_MASK |
  2779. WEIGHT_SPI_SIG0_MASK);
  2780. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2781. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2782. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2783. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2784. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2785. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2786. WEIGHT_SPI_SIG2_MASK |
  2787. WEIGHT_SPI_SIG3_MASK |
  2788. WEIGHT_SPI_SIG4_MASK |
  2789. WEIGHT_SPI_SIG5_MASK);
  2790. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2791. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2792. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2793. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2794. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2795. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2796. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2797. WEIGHT_LDS_SIG1_MASK |
  2798. WEIGHT_SC_MASK);
  2799. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2800. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2801. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2802. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2803. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2804. WEIGHT_CP_MASK |
  2805. WEIGHT_PA_SIG0_MASK |
  2806. WEIGHT_PA_SIG1_MASK |
  2807. WEIGHT_VGT_SIG0_MASK);
  2808. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2809. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2810. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2811. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2812. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2813. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2814. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2815. WEIGHT_VGT_SIG2_MASK |
  2816. WEIGHT_DC_SIG0_MASK |
  2817. WEIGHT_DC_SIG1_MASK |
  2818. WEIGHT_DC_SIG2_MASK);
  2819. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2820. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2821. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2822. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2823. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2824. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2825. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2826. WEIGHT_UVD_SIG0_MASK |
  2827. WEIGHT_UVD_SIG1_MASK |
  2828. WEIGHT_SPARE0_MASK |
  2829. WEIGHT_SPARE1_MASK);
  2830. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2831. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2832. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2833. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2834. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2835. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2836. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2837. WEIGHT_SQ_VSP0_MASK);
  2838. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2839. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2840. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2841. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2842. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2843. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2844. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2845. OVR_VAL_SPARE_0_MASK |
  2846. OVR_MODE_SPARE_1_MASK |
  2847. OVR_VAL_SPARE_1_MASK);
  2848. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2849. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2850. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2851. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2852. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2853. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2854. VSP0_MASK |
  2855. GPR_MASK);
  2856. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2857. VSP0(ni_pi->cac_weights->vsp0) |
  2858. GPR(ni_pi->cac_weights->gpr));
  2859. WREG32(SQ_CAC_THRESHOLD, reg);
  2860. reg = (MCDW_WR_ENABLE |
  2861. MCDX_WR_ENABLE |
  2862. MCDY_WR_ENABLE |
  2863. MCDZ_WR_ENABLE |
  2864. INDEX(0x09D4));
  2865. WREG32(MC_CG_CONFIG, reg);
  2866. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2867. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2868. ALLOW_OVERFLOW);
  2869. WREG32(MC_CG_DATAPORT, reg);
  2870. return 0;
  2871. }
  2872. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2873. struct radeon_ps *radeon_new_state,
  2874. bool enable)
  2875. {
  2876. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2877. int ret = 0;
  2878. PPSMC_Result smc_result;
  2879. if (ni_pi->enable_cac) {
  2880. if (enable) {
  2881. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2882. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2883. if (ni_pi->support_cac_long_term_average) {
  2884. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2885. if (PPSMC_Result_OK != smc_result)
  2886. ni_pi->support_cac_long_term_average = false;
  2887. }
  2888. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2889. if (PPSMC_Result_OK != smc_result)
  2890. ret = -EINVAL;
  2891. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2892. }
  2893. } else if (ni_pi->cac_enabled) {
  2894. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2895. ni_pi->cac_enabled = false;
  2896. if (ni_pi->support_cac_long_term_average) {
  2897. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2898. if (PPSMC_Result_OK != smc_result)
  2899. ni_pi->support_cac_long_term_average = false;
  2900. }
  2901. }
  2902. }
  2903. return ret;
  2904. }
  2905. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2906. u8 perf_req, bool advertise)
  2907. {
  2908. #if defined(CONFIG_ACPI)
  2909. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2910. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2911. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2912. if (eg_pi->pcie_performance_request_registered == false)
  2913. radeon_acpi_pcie_notify_device_ready(rdev);
  2914. eg_pi->pcie_performance_request_registered = true;
  2915. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2916. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2917. eg_pi->pcie_performance_request_registered) {
  2918. eg_pi->pcie_performance_request_registered = false;
  2919. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2920. }
  2921. #endif
  2922. return 0;
  2923. }
  2924. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2925. {
  2926. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2927. u32 tmp;
  2928. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2929. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2930. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2931. pi->pcie_gen2 = true;
  2932. else
  2933. pi->pcie_gen2 = false;
  2934. if (!pi->pcie_gen2)
  2935. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2936. return 0;
  2937. }
  2938. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2939. bool enable)
  2940. {
  2941. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2942. u32 tmp, bif;
  2943. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2944. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2945. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2946. if (enable) {
  2947. if (!pi->boot_in_gen2) {
  2948. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2949. bif |= CG_CLIENT_REQ(0xd);
  2950. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2951. }
  2952. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2953. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2954. tmp |= LC_GEN2_EN_STRAP;
  2955. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2956. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2957. udelay(10);
  2958. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2959. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2960. } else {
  2961. if (!pi->boot_in_gen2) {
  2962. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2963. bif |= CG_CLIENT_REQ(0xd);
  2964. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2965. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2966. tmp &= ~LC_GEN2_EN_STRAP;
  2967. }
  2968. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2969. }
  2970. }
  2971. }
  2972. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  2973. bool enable)
  2974. {
  2975. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  2976. if (enable)
  2977. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  2978. else
  2979. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  2980. }
  2981. void ni_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  2982. struct radeon_ps *new_ps,
  2983. struct radeon_ps *old_ps)
  2984. {
  2985. struct ni_ps *new_state = ni_get_ps(new_ps);
  2986. struct ni_ps *current_state = ni_get_ps(old_ps);
  2987. if ((new_ps->vclk == old_ps->vclk) &&
  2988. (new_ps->dclk == old_ps->dclk))
  2989. return;
  2990. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2991. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2992. return;
  2993. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  2994. }
  2995. void ni_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  2996. struct radeon_ps *new_ps,
  2997. struct radeon_ps *old_ps)
  2998. {
  2999. struct ni_ps *new_state = ni_get_ps(new_ps);
  3000. struct ni_ps *current_state = ni_get_ps(old_ps);
  3001. if ((new_ps->vclk == old_ps->vclk) &&
  3002. (new_ps->dclk == old_ps->dclk))
  3003. return;
  3004. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  3005. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  3006. return;
  3007. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  3008. }
  3009. void ni_dpm_setup_asic(struct radeon_device *rdev)
  3010. {
  3011. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3012. int r;
  3013. r = ni_mc_load_microcode(rdev);
  3014. if (r)
  3015. DRM_ERROR("Failed to load MC firmware!\n");
  3016. ni_read_clock_registers(rdev);
  3017. btc_read_arb_registers(rdev);
  3018. rv770_get_memory_type(rdev);
  3019. if (eg_pi->pcie_performance_request)
  3020. ni_advertise_gen2_capability(rdev);
  3021. rv770_get_pcie_gen2_status(rdev);
  3022. rv770_enable_acpi_pm(rdev);
  3023. }
  3024. void ni_update_current_ps(struct radeon_device *rdev,
  3025. struct radeon_ps *rps)
  3026. {
  3027. struct ni_ps *new_ps = ni_get_ps(rps);
  3028. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3029. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3030. eg_pi->current_rps = *rps;
  3031. ni_pi->current_ps = *new_ps;
  3032. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  3033. }
  3034. void ni_update_requested_ps(struct radeon_device *rdev,
  3035. struct radeon_ps *rps)
  3036. {
  3037. struct ni_ps *new_ps = ni_get_ps(rps);
  3038. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3039. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3040. eg_pi->requested_rps = *rps;
  3041. ni_pi->requested_ps = *new_ps;
  3042. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  3043. }
  3044. int ni_dpm_enable(struct radeon_device *rdev)
  3045. {
  3046. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3047. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3048. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3049. int ret;
  3050. if (pi->gfx_clock_gating)
  3051. ni_cg_clockgating_default(rdev);
  3052. if (btc_dpm_enabled(rdev))
  3053. return -EINVAL;
  3054. if (pi->mg_clock_gating)
  3055. ni_mg_clockgating_default(rdev);
  3056. if (eg_pi->ls_clock_gating)
  3057. ni_ls_clockgating_default(rdev);
  3058. if (pi->voltage_control) {
  3059. rv770_enable_voltage_control(rdev, true);
  3060. ret = cypress_construct_voltage_tables(rdev);
  3061. if (ret) {
  3062. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  3063. return ret;
  3064. }
  3065. }
  3066. if (eg_pi->dynamic_ac_timing) {
  3067. ret = ni_initialize_mc_reg_table(rdev);
  3068. if (ret)
  3069. eg_pi->dynamic_ac_timing = false;
  3070. }
  3071. if (pi->dynamic_ss)
  3072. cypress_enable_spread_spectrum(rdev, true);
  3073. if (pi->thermal_protection)
  3074. rv770_enable_thermal_protection(rdev, true);
  3075. rv770_setup_bsp(rdev);
  3076. rv770_program_git(rdev);
  3077. rv770_program_tp(rdev);
  3078. rv770_program_tpp(rdev);
  3079. rv770_program_sstp(rdev);
  3080. cypress_enable_display_gap(rdev);
  3081. rv770_program_vc(rdev);
  3082. if (pi->dynamic_pcie_gen2)
  3083. ni_enable_dynamic_pcie_gen2(rdev, true);
  3084. ret = rv770_upload_firmware(rdev);
  3085. if (ret) {
  3086. DRM_ERROR("rv770_upload_firmware failed\n");
  3087. return ret;
  3088. }
  3089. ret = ni_process_firmware_header(rdev);
  3090. if (ret) {
  3091. DRM_ERROR("ni_process_firmware_header failed\n");
  3092. return ret;
  3093. }
  3094. ret = ni_initial_switch_from_arb_f0_to_f1(rdev);
  3095. if (ret) {
  3096. DRM_ERROR("ni_initial_switch_from_arb_f0_to_f1 failed\n");
  3097. return ret;
  3098. }
  3099. ret = ni_init_smc_table(rdev);
  3100. if (ret) {
  3101. DRM_ERROR("ni_init_smc_table failed\n");
  3102. return ret;
  3103. }
  3104. ret = ni_init_smc_spll_table(rdev);
  3105. if (ret) {
  3106. DRM_ERROR("ni_init_smc_spll_table failed\n");
  3107. return ret;
  3108. }
  3109. ret = ni_init_arb_table_index(rdev);
  3110. if (ret) {
  3111. DRM_ERROR("ni_init_arb_table_index failed\n");
  3112. return ret;
  3113. }
  3114. if (eg_pi->dynamic_ac_timing) {
  3115. ret = ni_populate_mc_reg_table(rdev, boot_ps);
  3116. if (ret) {
  3117. DRM_ERROR("ni_populate_mc_reg_table failed\n");
  3118. return ret;
  3119. }
  3120. }
  3121. ret = ni_initialize_smc_cac_tables(rdev);
  3122. if (ret) {
  3123. DRM_ERROR("ni_initialize_smc_cac_tables failed\n");
  3124. return ret;
  3125. }
  3126. ret = ni_initialize_hardware_cac_manager(rdev);
  3127. if (ret) {
  3128. DRM_ERROR("ni_initialize_hardware_cac_manager failed\n");
  3129. return ret;
  3130. }
  3131. ret = ni_populate_smc_tdp_limits(rdev, boot_ps);
  3132. if (ret) {
  3133. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3134. return ret;
  3135. }
  3136. ni_program_response_times(rdev);
  3137. r7xx_start_smc(rdev);
  3138. ret = cypress_notify_smc_display_change(rdev, false);
  3139. if (ret) {
  3140. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  3141. return ret;
  3142. }
  3143. cypress_enable_sclk_control(rdev, true);
  3144. if (eg_pi->memory_transition)
  3145. cypress_enable_mclk_control(rdev, true);
  3146. cypress_start_dpm(rdev);
  3147. if (pi->gfx_clock_gating)
  3148. ni_gfx_clockgating_enable(rdev, true);
  3149. if (pi->mg_clock_gating)
  3150. ni_mg_clockgating_enable(rdev, true);
  3151. if (eg_pi->ls_clock_gating)
  3152. ni_ls_clockgating_enable(rdev, true);
  3153. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3154. ni_update_current_ps(rdev, boot_ps);
  3155. return 0;
  3156. }
  3157. void ni_dpm_disable(struct radeon_device *rdev)
  3158. {
  3159. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3160. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3161. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3162. if (!btc_dpm_enabled(rdev))
  3163. return;
  3164. rv770_clear_vc(rdev);
  3165. if (pi->thermal_protection)
  3166. rv770_enable_thermal_protection(rdev, false);
  3167. ni_enable_power_containment(rdev, boot_ps, false);
  3168. ni_enable_smc_cac(rdev, boot_ps, false);
  3169. cypress_enable_spread_spectrum(rdev, false);
  3170. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3171. if (pi->dynamic_pcie_gen2)
  3172. ni_enable_dynamic_pcie_gen2(rdev, false);
  3173. if (rdev->irq.installed &&
  3174. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3175. rdev->irq.dpm_thermal = false;
  3176. radeon_irq_set(rdev);
  3177. }
  3178. if (pi->gfx_clock_gating)
  3179. ni_gfx_clockgating_enable(rdev, false);
  3180. if (pi->mg_clock_gating)
  3181. ni_mg_clockgating_enable(rdev, false);
  3182. if (eg_pi->ls_clock_gating)
  3183. ni_ls_clockgating_enable(rdev, false);
  3184. ni_stop_dpm(rdev);
  3185. btc_reset_to_default(rdev);
  3186. ni_stop_smc(rdev);
  3187. ni_force_switch_to_arb_f0(rdev);
  3188. ni_update_current_ps(rdev, boot_ps);
  3189. }
  3190. static int ni_power_control_set_level(struct radeon_device *rdev)
  3191. {
  3192. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3193. int ret;
  3194. ret = ni_restrict_performance_levels_before_switch(rdev);
  3195. if (ret)
  3196. return ret;
  3197. ret = rv770_halt_smc(rdev);
  3198. if (ret)
  3199. return ret;
  3200. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3201. if (ret)
  3202. return ret;
  3203. ret = rv770_resume_smc(rdev);
  3204. if (ret)
  3205. return ret;
  3206. ret = rv770_set_sw_state(rdev);
  3207. if (ret)
  3208. return ret;
  3209. return 0;
  3210. }
  3211. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3212. {
  3213. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3214. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3215. struct radeon_ps *new_ps = &requested_ps;
  3216. ni_update_requested_ps(rdev, new_ps);
  3217. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3218. return 0;
  3219. }
  3220. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3221. {
  3222. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3223. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3224. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3225. int ret;
  3226. ret = ni_restrict_performance_levels_before_switch(rdev);
  3227. if (ret) {
  3228. DRM_ERROR("ni_restrict_performance_levels_before_switch failed\n");
  3229. return ret;
  3230. }
  3231. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3232. ret = ni_enable_power_containment(rdev, new_ps, false);
  3233. if (ret) {
  3234. DRM_ERROR("ni_enable_power_containment failed\n");
  3235. return ret;
  3236. }
  3237. ret = ni_enable_smc_cac(rdev, new_ps, false);
  3238. if (ret) {
  3239. DRM_ERROR("ni_enable_smc_cac failed\n");
  3240. return ret;
  3241. }
  3242. ret = rv770_halt_smc(rdev);
  3243. if (ret) {
  3244. DRM_ERROR("rv770_halt_smc failed\n");
  3245. return ret;
  3246. }
  3247. if (eg_pi->smu_uvd_hs)
  3248. btc_notify_uvd_to_smc(rdev, new_ps);
  3249. ret = ni_upload_sw_state(rdev, new_ps);
  3250. if (ret) {
  3251. DRM_ERROR("ni_upload_sw_state failed\n");
  3252. return ret;
  3253. }
  3254. if (eg_pi->dynamic_ac_timing) {
  3255. ret = ni_upload_mc_reg_table(rdev, new_ps);
  3256. if (ret) {
  3257. DRM_ERROR("ni_upload_mc_reg_table failed\n");
  3258. return ret;
  3259. }
  3260. }
  3261. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3262. if (ret) {
  3263. DRM_ERROR("ni_program_memory_timing_parameters failed\n");
  3264. return ret;
  3265. }
  3266. ret = rv770_resume_smc(rdev);
  3267. if (ret) {
  3268. DRM_ERROR("rv770_resume_smc failed\n");
  3269. return ret;
  3270. }
  3271. ret = rv770_set_sw_state(rdev);
  3272. if (ret) {
  3273. DRM_ERROR("rv770_set_sw_state failed\n");
  3274. return ret;
  3275. }
  3276. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3277. ret = ni_enable_smc_cac(rdev, new_ps, true);
  3278. if (ret) {
  3279. DRM_ERROR("ni_enable_smc_cac failed\n");
  3280. return ret;
  3281. }
  3282. ret = ni_enable_power_containment(rdev, new_ps, true);
  3283. if (ret) {
  3284. DRM_ERROR("ni_enable_power_containment failed\n");
  3285. return ret;
  3286. }
  3287. /* update tdp */
  3288. ret = ni_power_control_set_level(rdev);
  3289. if (ret) {
  3290. DRM_ERROR("ni_power_control_set_level failed\n");
  3291. return ret;
  3292. }
  3293. return 0;
  3294. }
  3295. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3296. {
  3297. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3298. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3299. ni_update_current_ps(rdev, new_ps);
  3300. }
  3301. #if 0
  3302. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3303. {
  3304. ni_restrict_performance_levels_before_switch(rdev);
  3305. rv770_set_boot_state(rdev);
  3306. }
  3307. #endif
  3308. union power_info {
  3309. struct _ATOM_POWERPLAY_INFO info;
  3310. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3311. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3312. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3313. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3314. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3315. };
  3316. union pplib_clock_info {
  3317. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3318. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3319. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3320. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3321. };
  3322. union pplib_power_state {
  3323. struct _ATOM_PPLIB_STATE v1;
  3324. struct _ATOM_PPLIB_STATE_V2 v2;
  3325. };
  3326. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3327. struct radeon_ps *rps,
  3328. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3329. u8 table_rev)
  3330. {
  3331. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3332. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3333. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3334. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3335. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3336. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3337. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3338. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3339. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3340. } else {
  3341. rps->vclk = 0;
  3342. rps->dclk = 0;
  3343. }
  3344. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3345. rdev->pm.dpm.boot_ps = rps;
  3346. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3347. rdev->pm.dpm.uvd_ps = rps;
  3348. }
  3349. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3350. struct radeon_ps *rps, int index,
  3351. union pplib_clock_info *clock_info)
  3352. {
  3353. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3354. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3355. struct ni_ps *ps = ni_get_ps(rps);
  3356. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3357. ps->performance_level_count = index + 1;
  3358. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3359. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3360. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3361. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3362. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3363. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3364. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3365. /* patch up vddc if necessary */
  3366. if (pl->vddc == 0xff01) {
  3367. if (pi->max_vddc)
  3368. pl->vddc = pi->max_vddc;
  3369. }
  3370. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3371. pi->acpi_vddc = pl->vddc;
  3372. eg_pi->acpi_vddci = pl->vddci;
  3373. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3374. pi->acpi_pcie_gen2 = true;
  3375. else
  3376. pi->acpi_pcie_gen2 = false;
  3377. }
  3378. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3379. eg_pi->ulv.supported = true;
  3380. eg_pi->ulv.pl = pl;
  3381. }
  3382. if (pi->min_vddc_in_table > pl->vddc)
  3383. pi->min_vddc_in_table = pl->vddc;
  3384. if (pi->max_vddc_in_table < pl->vddc)
  3385. pi->max_vddc_in_table = pl->vddc;
  3386. /* patch up boot state */
  3387. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3388. u16 vddc, vddci, mvdd;
  3389. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  3390. pl->mclk = rdev->clock.default_mclk;
  3391. pl->sclk = rdev->clock.default_sclk;
  3392. pl->vddc = vddc;
  3393. pl->vddci = vddci;
  3394. }
  3395. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3396. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3397. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3398. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3399. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3400. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3401. }
  3402. }
  3403. static int ni_parse_power_table(struct radeon_device *rdev)
  3404. {
  3405. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3406. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3407. union pplib_power_state *power_state;
  3408. int i, j;
  3409. union pplib_clock_info *clock_info;
  3410. union power_info *power_info;
  3411. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3412. u16 data_offset;
  3413. u8 frev, crev;
  3414. struct ni_ps *ps;
  3415. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3416. &frev, &crev, &data_offset))
  3417. return -EINVAL;
  3418. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3419. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3420. power_info->pplib.ucNumStates, GFP_KERNEL);
  3421. if (!rdev->pm.dpm.ps)
  3422. return -ENOMEM;
  3423. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3424. power_state = (union pplib_power_state *)
  3425. (mode_info->atom_context->bios + data_offset +
  3426. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3427. i * power_info->pplib.ucStateEntrySize);
  3428. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3429. (mode_info->atom_context->bios + data_offset +
  3430. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3431. (power_state->v1.ucNonClockStateIndex *
  3432. power_info->pplib.ucNonClockSize));
  3433. if (power_info->pplib.ucStateEntrySize - 1) {
  3434. u8 *idx;
  3435. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3436. if (ps == NULL) {
  3437. kfree(rdev->pm.dpm.ps);
  3438. return -ENOMEM;
  3439. }
  3440. rdev->pm.dpm.ps[i].ps_priv = ps;
  3441. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3442. non_clock_info,
  3443. power_info->pplib.ucNonClockSize);
  3444. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  3445. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3446. clock_info = (union pplib_clock_info *)
  3447. (mode_info->atom_context->bios + data_offset +
  3448. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3449. (idx[j] * power_info->pplib.ucClockInfoSize));
  3450. ni_parse_pplib_clock_info(rdev,
  3451. &rdev->pm.dpm.ps[i], j,
  3452. clock_info);
  3453. }
  3454. }
  3455. }
  3456. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3457. return 0;
  3458. }
  3459. int ni_dpm_init(struct radeon_device *rdev)
  3460. {
  3461. struct rv7xx_power_info *pi;
  3462. struct evergreen_power_info *eg_pi;
  3463. struct ni_power_info *ni_pi;
  3464. struct atom_clock_dividers dividers;
  3465. int ret;
  3466. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3467. if (ni_pi == NULL)
  3468. return -ENOMEM;
  3469. rdev->pm.dpm.priv = ni_pi;
  3470. eg_pi = &ni_pi->eg;
  3471. pi = &eg_pi->rv7xx;
  3472. rv770_get_max_vddc(rdev);
  3473. eg_pi->ulv.supported = false;
  3474. pi->acpi_vddc = 0;
  3475. eg_pi->acpi_vddci = 0;
  3476. pi->min_vddc_in_table = 0;
  3477. pi->max_vddc_in_table = 0;
  3478. ret = r600_get_platform_caps(rdev);
  3479. if (ret)
  3480. return ret;
  3481. ret = ni_parse_power_table(rdev);
  3482. if (ret)
  3483. return ret;
  3484. ret = r600_parse_extended_power_table(rdev);
  3485. if (ret)
  3486. return ret;
  3487. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  3488. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  3489. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  3490. r600_free_extended_power_table(rdev);
  3491. return -ENOMEM;
  3492. }
  3493. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  3494. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  3495. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  3496. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  3497. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  3498. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  3499. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  3500. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  3501. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  3502. ni_patch_dependency_tables_based_on_leakage(rdev);
  3503. if (rdev->pm.dpm.voltage_response_time == 0)
  3504. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3505. if (rdev->pm.dpm.backbias_response_time == 0)
  3506. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3507. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3508. 0, false, &dividers);
  3509. if (ret)
  3510. pi->ref_div = dividers.ref_div + 1;
  3511. else
  3512. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3513. pi->rlp = RV770_RLP_DFLT;
  3514. pi->rmp = RV770_RMP_DFLT;
  3515. pi->lhp = RV770_LHP_DFLT;
  3516. pi->lmp = RV770_LMP_DFLT;
  3517. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3518. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3519. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3520. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3521. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3522. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3523. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3524. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3525. eg_pi->smu_uvd_hs = true;
  3526. if (rdev->pdev->device == 0x6707) {
  3527. pi->mclk_strobe_mode_threshold = 55000;
  3528. pi->mclk_edc_enable_threshold = 55000;
  3529. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3530. } else {
  3531. pi->mclk_strobe_mode_threshold = 40000;
  3532. pi->mclk_edc_enable_threshold = 40000;
  3533. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3534. }
  3535. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3536. pi->voltage_control =
  3537. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  3538. pi->mvdd_control =
  3539. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  3540. eg_pi->vddci_control =
  3541. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  3542. rv770_get_engine_memory_ss(rdev);
  3543. pi->asi = RV770_ASI_DFLT;
  3544. pi->pasi = CYPRESS_HASI_DFLT;
  3545. pi->vrc = CYPRESS_VRC_DFLT;
  3546. pi->power_gating = false;
  3547. pi->gfx_clock_gating = true;
  3548. pi->mg_clock_gating = true;
  3549. pi->mgcgtssm = true;
  3550. eg_pi->ls_clock_gating = false;
  3551. eg_pi->sclk_deep_sleep = false;
  3552. pi->dynamic_pcie_gen2 = true;
  3553. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  3554. pi->thermal_protection = true;
  3555. else
  3556. pi->thermal_protection = false;
  3557. pi->display_gap = true;
  3558. pi->dcodt = true;
  3559. pi->ulps = true;
  3560. eg_pi->dynamic_ac_timing = true;
  3561. eg_pi->abm = true;
  3562. eg_pi->mcls = true;
  3563. eg_pi->light_sleep = true;
  3564. eg_pi->memory_transition = true;
  3565. #if defined(CONFIG_ACPI)
  3566. eg_pi->pcie_performance_request =
  3567. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3568. #else
  3569. eg_pi->pcie_performance_request = false;
  3570. #endif
  3571. eg_pi->dll_default_on = false;
  3572. eg_pi->sclk_deep_sleep = false;
  3573. pi->mclk_stutter_mode_threshold = 0;
  3574. pi->sram_end = SMC_RAM_END;
  3575. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3576. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3577. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3578. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3579. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3580. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3581. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3582. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3583. ni_pi->cac_data.leakage_coefficients.at = 516;
  3584. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3585. ni_pi->cac_data.leakage_coefficients.av = 51;
  3586. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3587. switch (rdev->pdev->device) {
  3588. case 0x6700:
  3589. case 0x6701:
  3590. case 0x6702:
  3591. case 0x6703:
  3592. case 0x6718:
  3593. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3594. break;
  3595. case 0x6705:
  3596. case 0x6719:
  3597. case 0x671D:
  3598. case 0x671C:
  3599. default:
  3600. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3601. break;
  3602. case 0x6704:
  3603. case 0x6706:
  3604. case 0x6707:
  3605. case 0x6708:
  3606. case 0x6709:
  3607. ni_pi->cac_weights = &cac_weights_cayman_le;
  3608. break;
  3609. }
  3610. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3611. ni_pi->enable_power_containment = true;
  3612. ni_pi->enable_cac = true;
  3613. ni_pi->enable_sq_ramping = true;
  3614. } else {
  3615. ni_pi->enable_power_containment = false;
  3616. ni_pi->enable_cac = false;
  3617. ni_pi->enable_sq_ramping = false;
  3618. }
  3619. ni_pi->driver_calculate_cac_leakage = false;
  3620. ni_pi->cac_configuration_required = true;
  3621. if (ni_pi->cac_configuration_required) {
  3622. ni_pi->support_cac_long_term_average = true;
  3623. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3624. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3625. } else {
  3626. ni_pi->support_cac_long_term_average = false;
  3627. ni_pi->lta_window_size = 0;
  3628. ni_pi->lts_truncate = 0;
  3629. }
  3630. ni_pi->use_power_boost_limit = true;
  3631. /* make sure dc limits are valid */
  3632. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  3633. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  3634. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  3635. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3636. return 0;
  3637. }
  3638. void ni_dpm_fini(struct radeon_device *rdev)
  3639. {
  3640. int i;
  3641. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3642. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3643. }
  3644. kfree(rdev->pm.dpm.ps);
  3645. kfree(rdev->pm.dpm.priv);
  3646. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  3647. r600_free_extended_power_table(rdev);
  3648. }
  3649. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3650. struct radeon_ps *rps)
  3651. {
  3652. struct ni_ps *ps = ni_get_ps(rps);
  3653. struct rv7xx_pl *pl;
  3654. int i;
  3655. r600_dpm_print_class_info(rps->class, rps->class2);
  3656. r600_dpm_print_cap_info(rps->caps);
  3657. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3658. for (i = 0; i < ps->performance_level_count; i++) {
  3659. pl = &ps->performance_levels[i];
  3660. if (rdev->family >= CHIP_TAHITI)
  3661. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  3662. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  3663. else
  3664. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3665. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3666. }
  3667. r600_dpm_print_ps_status(rdev, rps);
  3668. }
  3669. void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  3670. struct seq_file *m)
  3671. {
  3672. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3673. struct radeon_ps *rps = &eg_pi->current_rps;
  3674. struct ni_ps *ps = ni_get_ps(rps);
  3675. struct rv7xx_pl *pl;
  3676. u32 current_index =
  3677. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3678. CURRENT_STATE_INDEX_SHIFT;
  3679. if (current_index >= ps->performance_level_count) {
  3680. seq_printf(m, "invalid dpm profile %d\n", current_index);
  3681. } else {
  3682. pl = &ps->performance_levels[current_index];
  3683. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3684. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3685. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3686. }
  3687. }
  3688. u32 ni_dpm_get_current_sclk(struct radeon_device *rdev)
  3689. {
  3690. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3691. struct radeon_ps *rps = &eg_pi->current_rps;
  3692. struct ni_ps *ps = ni_get_ps(rps);
  3693. struct rv7xx_pl *pl;
  3694. u32 current_index =
  3695. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3696. CURRENT_STATE_INDEX_SHIFT;
  3697. if (current_index >= ps->performance_level_count) {
  3698. return 0;
  3699. } else {
  3700. pl = &ps->performance_levels[current_index];
  3701. return pl->sclk;
  3702. }
  3703. }
  3704. u32 ni_dpm_get_current_mclk(struct radeon_device *rdev)
  3705. {
  3706. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3707. struct radeon_ps *rps = &eg_pi->current_rps;
  3708. struct ni_ps *ps = ni_get_ps(rps);
  3709. struct rv7xx_pl *pl;
  3710. u32 current_index =
  3711. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  3712. CURRENT_STATE_INDEX_SHIFT;
  3713. if (current_index >= ps->performance_level_count) {
  3714. return 0;
  3715. } else {
  3716. pl = &ps->performance_levels[current_index];
  3717. return pl->mclk;
  3718. }
  3719. }
  3720. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3721. {
  3722. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3723. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3724. if (low)
  3725. return requested_state->performance_levels[0].sclk;
  3726. else
  3727. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3728. }
  3729. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3730. {
  3731. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3732. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3733. if (low)
  3734. return requested_state->performance_levels[0].mclk;
  3735. else
  3736. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3737. }